# WH<sup>®</sup>

# CH32L103 Datasheet

V1.5

https://wch-ic.com

# Overview

CH32L103 is an industrial-grade low-power general-purpose microcontroller designed based on QingKe RISC-V core.CH32L103 built-in USB and PD PHY, support PDUSB, including USB Host and USB Device functions, USB PD and Type-C fast charging function, built-in low-power timer, provides 1 OPA, 3 CMPs, 4 USARTs, 2 I2Cs, 2 SPIs, 1 CAN, multiple timers, 12-bit ADC, 10-channel touch-key, etc.

## **Features**

#### Core

- QingKe 32-bit RISC-V4C core
- Support RV32IMAC instruction set and selfextending instructions
- Fast programmable interrupt controller + hardware interrupt stack
- Branch prediction, conflict handling mechanism
- Single-cycle multiplication, hardware division
- System frequency 96MHz

## Memory

- 20KB volatile data storage area SRAM
- 64KB program memory area CodeFlash
- 3328B System BootLoader storage area
- 256B system non-volatile configuration information memory area
- 256B user-defined information storage area

## • Power management and low-power:

- System power supply V<sub>DD</sub>: 3.3V
- Low-power modes: Sleep, Stop, Standby
- $V_{BAT}$  independently powers RTC and backup registers

#### Clock & Reset

- Built-in factory-tuned 8MHz RC oscillator
- Built-in RC oscillator of about 40KHz.
- Built-in PLL, optional CPU clock up to 96MHz.
- External support high-speed oscillator  $3 \sim 25 MHz$ .
- External support 32.768KHz low-speed oscillator
- Power-on/down reset, programmable voltage monitor
- RTC: 32-bit independent timer
- 8-channel general-purpose DMA controller
- 8 channels, support ring buffer management

- Support TIMx/ADC/USART/I2C/SPI
- 3-group analog voltage comparator CMP:
- 2 input channels each, optional common reference voltage pin
- Output to I/O or internal direct trigger TIM2
- 1-group OPA/PGA/voltage comparator:
- Multiple input channels, selectable multi-step gain
- Multiple output channels, optional ADC pins
- 12-bit ADC
- Analogue input range:  $V_{SSA} \sim V_{DDA}$
- 10-channel external signal + 3-channel internal signal channel
- On-chip temperature sensor
- 10-channel touch-key detection
- 16-bit low-power timer
- Multiple timers
- 1×16-bit advanced-control timers, with dead zone control and emergency brake; can offer PWM complementary output for motor control
- 2×16-bit general-purpose timers, provide input capture/output comparison/PWM
- 1×32-bit general-purpose timer
- 2 watchdog timers (independent watchdog and window watchdog)
- SysTick: 64-bit counter
- 4-group UART: Support LIN and ISO7816
- 2 I2C interface: Support SMBus/PMBus
- 2 SPI interface
- 1 CAN interface (2.0B active):
- Support CAN FD protocol
- USB 2.0 full-speed controller and PHY:
- Support USB Host and USB Device

- USB PD and Type C controller and PHY:
- Support DRP, Sink and Source
- Support PDUSB
- Fast GPIO port
- 37 I/O ports, support 16 external interrupts
- Security features: Chip unique ID
- Debug mode: 2-wire serial debug interface (SDI)
- Package: LQFP, QFN, QSOP, TSSOP

| Resource                       | _                                    | Model                  | C8T6                                   | K8U6                                                | G8R6                                 | F8U6                                                | F8P6                            |
|--------------------------------|--------------------------------------|------------------------|----------------------------------------|-----------------------------------------------------|--------------------------------------|-----------------------------------------------------|---------------------------------|
| Р                              | in Numbe                             | r                      | 48                                     | 32                                                  | 28                                   | 20                                                  | 20                              |
| FI                             | ASH (byt                             | re)                    | 64K                                    | 64K                                                 | 64K                                  | 64K                                                 | 64K                             |
| Sl                             | RAM (byte                            | e)                     | 20K                                    | 20K                                                 | 20K                                  | 20K                                                 | 20K                             |
| GPI                            | O port nur                           | nber                   | 37                                     | 31                                                  | 26                                   | 19                                                  | 16                              |
|                                |                                      | ed-control<br>(16-bit) | 1                                      | 1                                                   | 1                                    | 1                                                   | 1                               |
|                                | General-purpose TIM2, TIM3 (16- bit) |                        | 2                                      | 2                                                   | 2                                    | 2                                                   | 2                               |
| Timer                          |                                      | l-purpose<br>(32-bit)  | 1                                      | 1                                                   | 1                                    | 1                                                   | 1                               |
|                                | Low-power timer (LPTIM)              |                        | V                                      | $\checkmark$                                        | V                                    | √                                                   | <b>√</b>                        |
|                                | Watchdog                             |                        |                                        | 2                                                   | ( WWDG + IW                          | DG)                                                 |                                 |
|                                | SysTick (64-bit)                     |                        |                                        |                                                     | V                                    |                                                     |                                 |
|                                | RTC                                  |                        |                                        |                                                     | V                                    |                                                     |                                 |
|                                | ADC                                  |                        |                                        | 10+3                                                | 10+3                                 | 10+3                                                | 9+3                             |
|                                | Tkey                                 |                        | 10-channel                             | 10-channel                                          | 10-channel                           | 10-channel                                          | 9-channel                       |
|                                | OPA                                  |                        | 1                                      | 1                                                   | 1                                    | 1                                                   | 1                               |
|                                | CMP                                  |                        | 3                                      | 3                                                   | 3                                    | 3                                                   | CMP1<br>CMP2                    |
|                                | US                                   | ART                    | 4                                      | 4                                                   | 4                                    | 4                                                   | 4                               |
|                                | S                                    | SPI                    | 2                                      | SPI1                                                | 2                                    | 2                                                   | SPI1                            |
|                                | Ľ                                    | 2C                     | 2                                      | I2C1                                                | 2                                    | 2                                                   | I2C1                            |
|                                | C                                    | AN                     | 1                                      | 1                                                   | 1                                    | 1                                                   | 1                               |
| Communi cation interface       | Host                                 | USB<br>Host<br>Device  | Host<br>Device                         | Host<br>Device                                      | Host<br>Device                       | Host<br>Device                                      | Device                          |
| Device USB PD Type-C           |                                      |                        | DRP<br>Source<br>Sink                  | DRP<br>Source<br>Sink<br>Built-in Rd <sup>(1)</sup> | DRP<br>Source<br>Sink                | DRP<br>Source<br>Sink<br>Built-in Rd <sup>(1)</sup> | DRP<br>Source<br>Sink           |
| CPU                            | CPU main frequency                   |                        |                                        |                                                     | Max: 96MH                            | Z                                                   |                                 |
| Rated voltage                  |                                      |                        |                                        |                                                     | 3.3V                                 |                                                     |                                 |
| Operating temperature          |                                      |                        |                                        | Indus                                               | trial-grade: -40                     | °C~85°C                                             |                                 |
|                                | Package form                         |                        | LQFP48                                 | QFN32                                               | QSOP28                               | QFN20                                               | TSSOP20                         |
| Main applications and features |                                      |                        | General-<br>purpose,<br>Pin compatible | General-<br>purpose.                                | General-<br>purpose.<br>Motor master | Motor master<br>Pin optimized                       | General-purpose, Pin compatible |

Note: 1. CH32L103K8U6 and F8U6 have built-in type-C specification-defined controllable Rd pull-down resistors of about 5.1k $\Omega$ .

# **Chapter 1 Specification Information**

# 1.1 System Structure

The microcontroller is designed on the basis of the RISC-V instruction set, and its architecture integrates QingKe microprocessor core, arbitration unit, DMA module, SRAM storage and other components through multiple bus groups to achieve interaction. A general-purpose DMA controller is integrated to reduce the CPU load and improve access efficiency, and a multi-level clock management mechanism is applied to reduce the power consumption of peripherals. The following diagram shows the overall internal architecture of the series chip.

V<sub>DD</sub>: 1.8V~3.6V V<sub>SS</sub> @VDD FLASH RISC-V (V4C) I-code Bus POR | PDR | PVD CTRL PFIC V<sub>DD</sub>: 1.8V~3.6V V<sub>SS</sub> SW CLK SW DIO IMA(F)C @VDD SDI D-code Bus Flash GPIO power MUX Memory V<sub>DDA</sub> DMA Channels @VDDA System Bus SRAM → SYSCLK → HBCLK Reset & → PB1CLK → PB2CLK MUX & DIV CRC HSI-RC PLL DMA RCC OSC\_IN HSE → osc\_out DP DM USBFS PDUSB < IWDG\_CLK◀ LSI-RC USBPD CC1、CC2◀ /128 EXTEN -OSC32\_IN LSE →OSC32\_OUT N0~N6 P0~P5 O0~O4 OPA @VBAT N0~N1 P0~P1 OUT0~OUT2 N0~N1 P0~P1 OUT0~OUT2 HB to PB1 CMP1 Bridge CMP2 N0~N1 RTC/BKP CMP3 HB to PB2 TIM2 ➤ 4 channels,ETR Bridge TIM3 ► 4 channels AFIO TIM4 PA0 ~ PA15 **←** GPIOA USART2 ► RX, TX, CTS, RTS, CK PB1 GPIOB PB0 ~ PB15 **←** USART3 → RX, TX, CTS, RTS, CK PC13 ~ PC15 ← GPIOC USART4 → RX, TX, CTS, RTS, CK WWDG PB2 GPIOD PD0 ~ PD1 ◀ SPI2 ► MOSI,MISO,SCK, NSS MOSI,MISO,SCK, NSS ← SPI1 IWDG I2C2 → SCL, SDA,SMBA RX, TX, CTS, RTS, CK 🗲 USART1 I2C1 → SCL, SDA,SMBA TIM1 PWR EXTI LPTIM → IN1~IN2.ETR.OUT AIN0 ~ AIN9 CAN Tkey ADC Temp Sensor

Figure 1-1 System Block Diagram

# 1.2 Memory Map

Figure 1-2 Memory address map



## 1.3 Clock Tree

4 groups of clock sources are introduced into the system: internal high frequency RC oscillator (HSI), internal low frequency RC oscillator (LSI), external high frequency oscillator (HSE), external low frequency oscillator (LSE). Among them, the low frequency clock source provides a clock reference for RTC and independent watchdogs. The high frequency clock source is directly or indirectly output to the system bus clock (SYSCLK) through PLL frequency doubling. the system clock is provided by each prescaler to provide HB domain, PB1 domain, PB2 domain peripheral control clock and sampling or interface output clock, and part of the module work needs to be provided directly by PLL clock.

~40 KHz IWDG CLK → to independent watchdog LSI RC OSC32\_IN 32.768 KHz LSE OSC OSC32\_OUT /128 → to OPA USBPRE 48M → USBFS /1,/1.5,/2,/2.5 3~25 MHz OSC\_IN PLLMUL HSE OSC OSC\_OUT₽ \*3,\*4, \*16,\*18 /2 8 MHz -SYSCLK HSI RC to Flash prog IF CSS MCO[3:0] HB prescaler /1,/2,···/512 HSI мсо → to HB bus/core/memory/DMA HSE PLLCLK/2 → FCLK core free running clock → to Core System timer PB1 prescaler PCLK1 to PB1 peripherals HCLK /1,/2,···/16 96 MHz max peripheral clock enable TIMxCLK to TIM2/TIM3/TIM4 if(PB1 prescaler = 1)\*1 else \*2 peripheral clock enable PB2 prescaler PCLK2 to PB2 peripherals /1,/2,···/16 peripheral clock enable if(PB2 prescaler=1)\*1 else \*2 TIMxCLK to TIM1 peripheral clock enable ADC prescaler . /2,/4,/6,/8 ADCCLK to ADC ADC\_PRE\_ADJ

Figure 1-3 Clock tree block diagram

# 1.4 Functional Description

# 1.4.1 QingKe RISC-V4C Processor

RISC-V4C supports the IMAC subset of the RISC-V instruction set. The processor is managed internally in a modular fashion and contains units such as a programmable fast interrupt controller (PFIC), memory protection, branch prediction mode and extended instruction support. Externally multiple buses are connected to external unit modules, enabling interaction between external function modules and the core.

The processor with its minimal instruction set, multiple operating modes, and modular custom extensions can be flexibly applied to different scenarios of microcontroller design, such as small area low-power embedded scenarios, high performance application operating system scenarios, etc.

- Support machine and user privileged modes
- Programmable Fast Interrupt Controller (PFIC)
- Multi-level hardware interrupt stack
- 2-wire serial debug interface (SDI)
- Standard memory protection design
- Static or dynamic branch prediction, efficient jumping, conflict detection mechanisms
- Custom extension instructions

## 1.4.2 On-chip Memory

Built-in 20K bytes SRAM, available for storing data, which will be lost after power down. The specific capacity should correspond to the chip model.

Built-in 64K bytes program flash memory storage area (Code FLASH), i.e. user area, for user's application program and constant data storage. The specific size of the area corresponds to the chip model.

Built-in 3328 bytes System FLASH (System FLASH), i.e. BOOT area, used for system boot program storage, built-in bootstrap loading program.

Built-in 256-byte system non-volatile configuration information storage area, used for vendor's configuration word storage, factory-cured, user cannot be modified.

Built-in 256-byte user-defined information storage area for user-selected word storage.

At startup, one of three bootstrap modes can be selected via the bootstrap pins (BOOT0 and BOOT1):

- Bootstrap from program flash memory
- Boot from system memory
- Boot from internal SRAM

The bootstrap loading program is stored in the system memory and the contents of the program flash memory storage area can be reprogrammed via the USART1 and USB interfaces.

#### 1.4.3 Power Supply Scheme

- $V_{DD} = 1.7 \sim 3.6V$ : Supplies power to the I/O pins and internal regulator.
- $V_{DDA} = 2.0 \sim 3.6V$ : Supplies power to the analog portion of the high-frequency RC oscillator, ADC, temperature sensor, and PLL. During normal operation.  $V_{DDA}$  voltage must not be higher than  $V_{DD}$  voltage; when using ADC,  $V_{DDA}$  must not be less than 2.4V.
- $V_{BAT} = 1.8 \sim 3.6V$ : When  $V_{DD}$  is turned off, power is supplied (via the internal power switcher) separately to the RTC, external low-frequency oscillator, and back-up registers. (Note  $V_{BAT}$  power supply)

# 1.4.4 Power Supply Detector

A power-on reset (POR)/power-down reset (PDR) circuit is integrated inside the chip, which is always active to

ensure that the system operates when the power supply exceeds 1.8V; when  $V_{DD}$  falls below the set threshold  $(V_{POR/PDR})$ , it puts the device in reset without the need for an external reset circuit.

In addition, the system has a programmable voltage monitor (PVD), which needs to be turned on by software to compare the voltage magnitude of the  $V_{DD}$  supply with the set threshold  $V_{PVD}$ . Turning on the corresponding edge interrupt of the PVD allows you to receive an interrupt notification when  $V_{DD}$  falls to the PVD threshold or rises to the PVD threshold. Refer to Chapter 3 for  $V_{POR/PDR}$  and  $V_{PVD}$  values.

#### 1.4.5 System Voltage Regulator LDO

After resetting, the system voltage regulator is automatically switched on. There are two modes of operation depending on the application mode.

- On mode: Normal running operation, providing stable core power.
- Low-power mode: Low-power operation of the regulator when the CPU is in Standby mode.
- Shutdown mode: The regulator is automatically switched to this mode when the CPU enters the Standby mode, the regulator output is high resistance, the power supply to the core circuit is cut off, and the regulator is in the zero-consumption state.

The regulator is always in on mode after reset, and is turned off in standby mode in shutdown mode, when it is high resistance output.

#### 1.4.6 Low-power Mode

The system supports 3 low-power modes, which can achieve the best balance under the conditions of low power consumption, short start-up time and multiple wake-up events.

• Sleep mode (SLEEP)

In sleep mode, only the CPU clock stops, but all peripheral clocks are powered normally and the peripherals are in working state. This mode is the shallowest low-power mode, but can achieve the fastest wake-up.

Exit condition: Any interruption or wake-up event.

• Stop mode (STOP)

This mode FLASH enters the low-power mode or power-off state, and the RC oscillator and HSE crystal oscillator of PLL and HSI are turned off. The stop mode can achieve the lowest power consumption while keeping the contents of SRAM and registers intact.

The stop mode is divided into 4 cases: Stop Mode 1, Stop Mode 2, Stop Mode 3 and Stop Mode 4. For detailed information, please refer to the Low-power Mode related chapter in the CH32L103RM manual.

Exit condition: Any external interrupt / event (EXTI signal), external reset signal on NRST, IWDG reset, in which EXTI signal includes one of 37 external I/O ports, PVD output, RTC alarm clock, USB wake-up signal, USBPD wake-up signal, touch-key (TKEY) wake-up signal, CMP wake-up signal, LPTIM wake-up signal and so on.

#### Standby mode (STANDBY)

In this mode, the main LDO of the system is turned off, the wake-up circuit is powered by the low-power LDO, all other digital circuits are powered off, and the FLASH is in a power-off state. The wake-up system from standby mode will reset and SBF (PWR\_CSR) will be set. After waking up, the SBF status is queried to know the low-power mode before wake-up, and the SBF is cleared by the CSBF (PWR\_CR) bit. In standby mode, the contents of 20KB's SRAM can be maintained (depending on the planned configuration before going to bed), and the contents of the backup register can be retained.

Exit conditions: EXT10~EXT18 any external interrupt / event (EXTI signal), external reset signal on NRST, IWDG reset, in which EXTI signal includes one of 37 external I/O ports, PVD output, RTC alarm clock, touch-key (TKEY) wake-up signal, etc.

#### 1.4.7 CRC Calculation Unit

The CRC (Cyclic Redundancy Check) Calculation Unit generates a CRC code from a 32-bit data word using a fixed polynomial generator. In numerous applications, CRC-based techniques are used to verify the consistency of data transmission or storage. Within the scope of the EN/IEC 60335-1 standard, which provides a means of detecting errors in flash memory, the CRC calculation unit can be used to compute the signature of software in real time and compare it with the signature generated at the time of linking and generating that software.

#### 1.4.8 Programmable Fast Interrupt Controller (PFIC)

The chip has a built-in Programmable Fast Interrupt Controller (PFIC) that supports up to 255 interrupt vectors, providing flexible interrupt management with minimal interrupt latency. Currently the chip manages 4 core private interrupts and 53 peripheral interrupt management, with other interrupt sources reserved. the PFIC registers are all accessible in both user and machine privileged modes.

- 2 individually maskable interrupts
- Provide one non-maskable interrupt NMI
- Support hardware interrupt stack (HPE) without instruction overhead
- Provide 4 table-free interrupts (VTF) for faster access to interrupt service routines
- Vector table support address or instruction mode
- Interrupt nesting depth can be configured up to 2 levels
- Support interrupt tail linking

#### 1.4.9 External Interrupt/Event Controller (EXTI)

The external interrupt/event controller contains a total of 23 edge detectors for generating interrupt/event requests. Each interrupt line can be configured independently of its trigger event (rising or falling edge or double edge) and can be individually masked; a pending register maintains the status of all interrupt requests. Up to 37 general purpose I/O ports are optionally connected to 16 external interrupt lines.

#### 1.4.10 General DMA Controller

The system has a built-in general-purpose DMA controller that manages 8 channels to flexibly handle high-speed data transfers between memory to memory, peripheral to memory and memory to peripheral, supporting the ring buffer approach. Each channel has dedicated hardware DMA request logic to support one or more peripheral access requests to memory, with configurable access priority, transfer length, source and destination addresses for transfers, etc.

DMA is used for the main peripherals including: General-purpose/advanced-control timers TIMx, ADC, USART, I2C, SPI.

USB and USB PD have additional dedicated independent DMA channels.

Note: DMA and CPU access to system SRAM after arbiter arbitration.

#### 1.4.11 Clock and Boot

The system clock source HSI is on by default. After no clock is configured or reset, the RC oscillator of the internal 8MHz is used as the default CPU clock, and then the external 3~25MHz clock or PLL clock can be selected. When clock safe mode is turned on, if HSE is used as the system clock (directly or indirectly), if an external clock failure is detected, the system clock will automatically switch to the internal RC oscillator, while HSE and PLL will automatically turn off; for low-power mode with clock off, the system will also automatically switch to the internal RC oscillator after waking up. If the clock interrupt is enabled, the software can receive the corresponding interrupt. Multiple prescalers are used to configure the frequency of HB, high-speed PB (PB2) and low-speed PB (PB1) areas

provide each peripheral clock, the highest frequency 96MHz, refer to the clock tree block diagram of figure 1-3.

#### 1.4.12 RTC and Backup Register

The RTC and the backup register are in the backup power supply area within the system, which is powered by the  $V_{DD}$  when the  $V_{DD}$  is effective, and automatically switched to the power supply by the  $V_{BAT}$  pin when the  $V_{DD}$  is invalid.

The RTC real-time clock is a set of 32-bit programmable counters with a time base that supports 20-bit prescaling and is used for long-time measurement. The clock reference comes from a high-speed external clock division (HSE/128), an external crystal low frequency oscillator (LSE), or an internal low-power RC oscillator (LSI). Among them, there is also a backup power supply area in LSE, so when LSE is selected as RTC, the setting and time of RTC can remain unchanged after the system resets or wakes up from Standby mode.

The backup register contains 10 16-bit registers, which can be used to store 20 bytes of user application data. This data can be maintained after waking up on standby, or when the system is reset or the power is reset. When the intrusion detection function is turned on, once the intrusion detection signal is valid, all contents in the backup register will be cleared.

#### 1.4.13 Analog-to-digital Converter (ADC) and Touch-key Capacitance Detection (TKey)

The chip has a built-in 12-bit ADC that provides up to 10 external channels and 3 internal channel samples with programmable channel sampling times for single, continuous, sweep or intermittent conversion. Provides analog watchdog function allows very precise monitoring of one or more selected channels for monitoring channel signal voltages, provides configurable analog watchdog reset function to reset the system when monitored voltage exceeds a threshold. Supports external event-triggered transitions. Trigger sources include internal signals from on-chip timers and external pins. Supports operation using DMA.

The internal channels of the ADC are ADC\_IN16 to ADC\_IN18. The temperature sensor is internally connected to the IN16 input channel for converting the sensor output to a digital value; the internal reference voltage is connected to the IN17 input channel; and VDDA/2 is connected to the IN18 input channel.

The touch-key capacitance detection unit provides up to 10 detection channels and reuses the external channels of the ADC module. The detection result is converted into the output result by the ADC module, and the touch-key state is identified by the user software.

### 1.4.14 Timer and Watchdog

#### Advanced-control timer (TIM1)

The advanced-control timer is a 16-bit automatic load increment / decrement counter with a 16-bit programmable prescaler. In addition to the complete general timer function, it can be regarded as a three-phase PWM generator assigned to 6 channels, with a complementary PWM output function with dead-zone insertion, allowing the timer to be updated after a specified number of counter cycles for repeated counting cycles, braking functions, etc. Advanced control timers have the same functions as general timers and have the same internal structure, so advanced control timers can cooperate with other TIM timers through timer linking function to provide synchronization or event linking functions.

#### • General-purpose timer (TIM2, TIM3, TIM4)

The general-purpose timer is two 16-bit (TIM2, TIM3) and 1 32-bit (TIM4) autoload add / decrement counters with a programmable 16-bit prescaler and four independent channels, each of which supports input capture, output comparison, PWM generation, and single pulse mode output. It can also work with advanced control timers through the timer linking function to provide synchronization or event linking functions. In debug mode, counters can be frozen while PWM outputs are disabled, thus cutting off the switches controlled by these outputs. Any general timer

can be used to generate PWM output. Each timer has an independent DMA request mechanism. These timers can also process the signal of the incremental encoder and the digital output of 1 to 3 Hall sensors.

#### Independent watchdog

Independent watchdog is a free-running 12-bit decreasing counter that supports 7 frequency division coefficients. The clock is provided by an internally independent RC oscillator (LSI) of about 40KHz. IWDG works completely independently of the main program, so it is used to reset the entire system in the event of a problem, or to provide timeout management for applications as a free timer. The option byte can be configured as a software or hardware startup watchdog. Counters can be frozen in debug mode.

#### Window watchdog

The window watchdog is a 7-bit decrement counter and can be set to run freely. Can be used to reset the entire system when a problem occurs. It is driven by the main clock and has the function of early warning interrupt; in debug mode, the counter can be frozen.

#### System time base timer

QingKe microprocessor core comes with a 64-bit optional increment or decrement counter, which is used to generate SYSTICK exceptions (exception number: 12), which can be specially used in real-time operating systems to provide "heartbeat" rhythm for the system, or can be used as a standard 64-bit counter. It has automatic reload function and programmable clock source.

## 1.4.15 Low-power Timer (LPTIM)

The low-power timer is a 16-bit auto-loading incremental counter with a 3-bit programmable prescaler. It can be triggered by either software or hardware inputs and supports PWM outputs. The Low-power Timer wakes up the system from a low-power mode and realizes a "time-out function" with very low-power consumption.

#### 1.4.16 Universal Synchronous/Asynchronous Receiver Transmitter (USART)

The chip provides 4 sets of universal synchronous/asynchronous transceivers. It supports full duplex asynchronous serial communication, synchronous unidirectional communication as well as half duplex single line communication, also LIN (Local Interconnect Network), ISO7816 compatible smart card protocol and IrDA SIR ENDEC transmission codec specification, as well as modem (CTS/RTS hardware flow control) operation, and also supports multi-processor communication. It uses a fractional baud rate generator system and supports continuous communication by DMA operation.

#### 1.4.17 Serial Peripheral Interface (SPI)

The chip provides 2 serial peripheral SPI interface, support master or slave operation, dynamic switching. Support multi-master mode, full-duplex or half-duplex synchronous transmission, support basic SD card and MMC mode. Programmable clock polarity and phase, data bit width provides 8- or 16-bit selection, hardware CRC generation/check for reliable communication, and continuous communication support for DMA operation.

#### 1.4.18 I2C Bus

The chip provides 2 I2C bus interface, capable of working in multi-master or slave mode, performing all I2C bus specific timing, protocols, arbitration, etc. Both standard and fast communication speeds are supported and it is also compatible with SMBus 2.0.

The I2C interface provides 7-bit or 10-bit addressing, and supports dual slave addressing in 7-bit Slave mode. It integrates built-in hardware CRC generator/checker. It also supports DMA operation and supports SMBus bus version 2.0/PMBus bus.

#### 1.4.19 Controller Area Network (CAN)

The chip provides 1 group CAN interface, compatible with specification 2.0A and 2.0B (active), baud rate up to 1Mbits/s, supports time-triggered communication function, supports CAN FD protocol, the biggest difference between traditional CAN is that the rate is variable, and the data bit rate is up to 8Mbps. it can receive and send standard frames with 11-bit identifiers, and also can receive and send extended frames with 29-bit identifiers. It can receive and send standard frames with 11-bit identifiers and extended frames with 29-bit identifiers. It has three transmitter mailboxes and two 3-level deep receive FIFOs.

#### 1.4.20 Universal Serial Bus USB2.0 Full-speed Host/Device Controller (USBFS)

USB2.0 Full-speed Host Controller and Device Controller (USBFS) following the USB2.0 Full-speed standard and supporting the BC charging protocol. Provides 8 configurable USB device endpoints and a set of host endpoints. Supports control/lot/sync/interrupt transfers, double buffer mechanism, USB bus hang/resume operation and provides standby/wakeup functions. 48MHz clock dedicated to the USBFS module is generated directly from the internal high-speed clock (HSI).

# 1.4.21 USB PD and Type-C Controller (USB PD)

Built-in USB Power Delivery controller and PD transceiver PHY, support USB Type-C master-slave detection, automatic BMC codec and CRC, hardware edge control, support USB PD2.0 and PD3.0 power delivery control, support fast charging, support UFP/PD powered end Sink and DFP/PD powered end Source applications, DRP application as well as dynamic switching, some models have built-in controllable Rd pull-down resistor and support PDUSB.

# 1.4.22 General-purpose Input / Output (GPIO)

The system provides 4 sets of GPIO ports with a total of 37 GPIO pins. Each pin can be configured by software to output (push-pull or open-drain), input (with or without pull-up and pull-down), or reuse peripheral function ports. Most GPIO pins are shared with digital or analog multiplexing peripherals. Except for the ports with analog input function, all GPIO pins have greater current drive capability. Provides a locking mechanism to freeze the IO configuration to avoid accidental writing to the I/O register.

Most of the IO pin power supply in the system is provided by  $V_{DD}$ . By changing the  $V_{DD}$  power supply, the IO pin output level will be changed to adapt to the external communication interface level. Please refer to the pin description for the specific pin.

#### 1.4.23 Operational Amplifier/Comparator (OPA)

The chip has a built-in 1-group op-amp (OPA), which can also be used as a voltage comparator. Its input can be selected for multiple channels by changing the configuration, including amplification selection for the programmable gain op-amp (PGA), and its output can be selected for 2 channels by changing the configuration, internally associated to ADC channels. External analogue small signal amplification is supported for feeding into the ADC for small signal ADC conversion.

#### 1.4.24 Voltage Comparator (CMP)

The chip has 3 built-in rail-to-rail analog voltage comparators with optional hysteresis characteristics. The voltage comparison results are triggered by the GPIO output or internally directly into the input channels CH1  $\sim$  CH3 of the TIM2.

# 1.4.25 2-wire SDI Serial Debug Interface

The core comes with a 2-wire serial debug interface (SDI), including SWDIO and SWCLK pins. The default debug interface pin function is turned on after the system is powered on or reset, and the SDI can be turned off according to the need after the main program is running.

# **Chapter 2 Pinouts and Pin Definition**

## 2.1 Pinouts





*Note: The alternate functions in the pin diagram are abbreviated.* 

Example: ADC: ADC (ADC0: ADC IN0)

T: TIME\_(T1CH3:TIM1\_CH3, T1CH1N: TIM1\_CH1N, T1BK: TIM1\_BKIN)

OPA: OPA (OPAP4: OPA P4, OPAN4: OPA N4, OPAO2: OPA O2)

UDP: USBDP UDM: USBDM

# 2.2 Pin Description

Note that the pin function descriptions in the table below are for all functions and do not refer to specific chip models. Peripheral resources may vary from model to model, so please check the availability of this function against the chip model resource table before viewing.

Table 2-1 QFN20/QSOP28/QFN32/LQFP48 Pin definitions

|       | Pin :  | No.   |        |                                        |                         |              |                             |                                              |                                                                                       |
|-------|--------|-------|--------|----------------------------------------|-------------------------|--------------|-----------------------------|----------------------------------------------|---------------------------------------------------------------------------------------|
| QFN20 | QSOP28 | QFN32 | LQFP48 | Pin name                               | Pin type <sup>(1)</sup> | I/O<br>level | Main function (after reset) | Default alternate function                   | Remapping function <sup>(10)</sup>                                                    |
| -     | -      | -     | 1      | $V_{\mathrm{BAT}}$                     | P                       | -            | $V_{	ext{BAT}}$             |                                              |                                                                                       |
| -     | -      | -     | 2      | PC13-<br>TAMPER-<br>RTC <sup>(2)</sup> | I/O                     | -            | PC13 <sup>(3)</sup>         | TAMPER<br>RTC                                |                                                                                       |
| -     | -      | 2     | 3      | PC14-<br>OSC32_IN <sup>(2)</sup>       | I/O/A                   | -            | PC14 <sup>(3)</sup>         | OSC32_IN                                     |                                                                                       |
| -     | -      | 3     | 4      | PC15-<br>OSC32_OUT <sup>(2)</sup>      | I/O/A                   |              | PC15 <sup>(3)</sup>         | OSC32_OUT                                    |                                                                                       |
| -     | 8      | 4     | 5      | OSC_IN                                 | I/O/A                   | -            | OSC_IN                      |                                              | PD0 <sup>(4)</sup> USART3_TX_3 USART3_RX_2 CAN_RX_3                                   |
| -     | -      | 5     | 6      | OSC_OUT                                | I/O/A                   | -            | OSC_OUT                     |                                              | PD1 <sup>(4)</sup> USART3_TX_2 USART3_RX_3 CAN_TX_3                                   |
| -     | -      | -     | 7      | NRST                                   | I                       | -            | NRST                        |                                              |                                                                                       |
| -     | -      | -     | 8      | $V_{SSA}$                              | P                       | -            | $V_{SSA}$                   |                                              |                                                                                       |
| -     | -      | -     | 9      | $V_{\mathrm{DDA}}$                     | P                       | -            | $ m V_{DDA}$                |                                              |                                                                                       |
| 1     | 9      | 6     | 10     | PA0-WKUP                               | I/O/A                   | -            | PA0                         | WKUP ADC_IN0 TIM2_CH1_ET R USART2_CTS OPA_P4 | TIM2_CH1_ETR _2 USART2_CTS_2 USART2_CTS_3                                             |
| 2     | 10     | 7     | 11     | PA1                                    | I/O/A                   | -            | PA1                         | ADC_IN1<br>TIM2_CH2<br>USART2_RTS<br>OPA_N4  | TIM1_CH1_2<br>TIM1_CH1_3<br>TIM2_CH2_2<br>TIM1_CH2N_5<br>USART2_RTS_2<br>USART2_RTS_3 |
| 3     | 11     | 8     | 12     | PA2                                    | I/O/A                   | -            | PA2                         | ADC_IN2<br>CMP1_P0<br>OPA_O2                 | TIM1_CH4_4 TIM2_CH2_4 TIM2_CH2_5                                                      |

|       | Pin :  | No.   |        |                       |                         |              |                             |                                                      |                                                                        |
|-------|--------|-------|--------|-----------------------|-------------------------|--------------|-----------------------------|------------------------------------------------------|------------------------------------------------------------------------|
| QFN20 | QSOP28 | QFN32 | LQFP48 | Pin name              | Pin type <sup>(1)</sup> | I/O<br>level | Main function (after reset) | Default alternate function                           | Remapping function <sup>(10)</sup>                                     |
|       |        |       |        |                       |                         |              |                             | TIM2_CH3                                             | TIM2_CH3_1                                                             |
|       |        |       |        |                       |                         |              |                             | USART2_TX                                            | USART1_CTS_2                                                           |
| 4     | 12     | 9     | 13     | PA3                   | I/O/A                   | -            | PA3                         | ADC_IN3 OPA_O0 TIM2_CH4 USART2_RX                    | TIM1_ETR_3 TIM1_CH4_5 TIM2_CH1_ETR4 TIM2_CH4_1 USART1_CK_2             |
| 5     | 13     | 10    | 14     | PA4                   | I/O/A                   | -            | PA4                         | ADC_IN4<br>OPA_O3<br>USART2_CK<br>SPI1_NSS           | TIM2_CH4_7<br>USART1_TX_2<br>USART1_RX_3<br>USART2_CK_2<br>USART2_CK_3 |
| 6     | 14     | 11    | 15     | PA5                   | I/O/A                   | -            | PA5                         | ADC_IN5<br>SPI1_SCK<br>OPA_N3                        | TIM2_CH3_7<br>USART1_TX_3<br>USART1_RX_2<br>USART4_TX_1                |
| 20    | 15     | 12    | 16     | PA6                   | I/O/A                   | -            | PA6                         | ADC_IN6 TIM3_CH1 SPI1_MISO OPA_N1 OPA_P5             | TIM1_BKIN_1 TIM2_CH4_4 TIM2_CH4_5 USART1_CK_3 USART1_CK_4 USART4_CK_1  |
| 7     | 17     | 13    | 17     | PA7                   | I/O/A                   | -            | PA7                         | SPI1_MOSI<br>ADC_IN7<br>TIM3_CH2<br>OPA_N5<br>OPA_P3 | TIM1_CH1N_1<br>TIM1_CH2_2<br>TIM1_CH2_3<br>USART4_CTS_1                |
| 8     | 16     | 14    | 18     | PB0                   | I/O/A                   | -            | PB0                         | ADC_IN8 TIM3_CH3 USART4_TX CMP1_OUT0 OPA_P1 OPA_O4   | TIM1_CH2N_1<br>TIM1_CH2N_2<br>TIM1_CH2N_3<br>TIM3_CH3_1                |
| 9     | 18     | 15    | 19     | PB1 <sup>(7)(8)</sup> | I/O/A                   | -            | PB1                         | ADC_IN9 TIM3_CH4 USART4_RX CMP1_N0 OPA_O1            | TIM1_CH1_5 TIM1_CH4_2 TIM1_CH4_3 TIM1_CH2N_4 TIM1_CH3N_1 TIM3_CH4_1    |

|       | Pin 1  | No.   |        |                        |                         |              |                             |                                                                         |                                                                                 |
|-------|--------|-------|--------|------------------------|-------------------------|--------------|-----------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| QFN20 | QSOP28 | QFN32 | LQFP48 | Pin name               | Pin type <sup>(1)</sup> | I/O<br>level | Main function (after reset) | Default alternate function                                              | Remapping function <sup>(10)</sup>                                              |
| _     | -      | 16    | 20     | PB2 <sup>(5)</sup>     | I/O/A                   | FT           | PB2<br>BOOT1 <sup>(5)</sup> | USART4_CK<br>CMP1_P1                                                    | LPT_OUT_1                                                                       |
| 9     | 18     | -     | 21     | PB10 <sup>(7)(8)</sup> | I/O/A                   | FT           | PB10                        | USART3_TX I2C2_SCL CMP1_OUT1 CMP3_P1 OPA_N2 OPA_N6                      | TIM4_CH1_1<br>TIM2_CH3_2<br>TIM2_CH3_3                                          |
| 10    | 19     | -     | 22     | PB11                   | I/O/A                   | FT           | PB11                        | CMP2_OUT1<br>CMP3_N1<br>OPA_N0<br>USART3_RX<br>I2C2_SDA                 | TIM1_CH1N_2 TIM1_CH1N_3 TIM2_CH4_2 TIM2_CH4_3 TIM4_CH2_1 USART1_TX_4 I2C1_SDA_3 |
| 0     | 7      | 0     | 23     | $ m V_{SS}$            | P                       | -            | $ m V_{SS}$                 |                                                                         |                                                                                 |
| 19    | 6      | 1     | 24     | $ m V_{DD}$            | P                       | -            | $V_{ m DD}$                 |                                                                         |                                                                                 |
| -     | 20     | -     | 25     | PB12                   | I/O/A                   | FT           | PB12                        | CMP3_OUT1<br>TIM1_BKIN<br>LPT_IN1<br>USART3_CK<br>I2C2_SMBA<br>SPI2_NSS | TIM1_CH3_4 TIM2_CH3_4 TIM2_CH3_5 USART1_TX_5 USART3_CK_2 USART3_CK_3 SPI1_NSS_3 |
| 11    | 21     | -     | 26     | PB13 <sup>(8)</sup>    | I/O                     | FT           | PB13                        | TIM1_CH1N LPT_IN2 USART3_CTS SPI2_SCK                                   | USART3_CTS_2<br>USART3_CTS_3                                                    |
| 12    | 22     | -     | 27     | PB14                   | I/O/A                   | FT           | PB14                        | TIM1_CH2N LPT_ETR USART3_RTS SPI2_MISO OPA_P2                           | USART3_RTS_2<br>USART3_RTS_3                                                    |
| 13    | 23     | 17    | 28     | PB15                   | I/O/A                   | FT           | PB15                        | TIM1_CH3N<br>LPT_OUT<br>SPI2_MOSI<br>OPA_P0                             |                                                                                 |

|       | Pin :  | No.   |        |                        |                         |              |                             |                                  |                                                                                                                                                       |
|-------|--------|-------|--------|------------------------|-------------------------|--------------|-----------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| QFN20 | QSOP28 | QFN32 | LQFP48 | Pin name               | Pin type <sup>(1)</sup> | I/O<br>level | Main function (after reset) | Default alternate function       | Remapping function <sup>(10)</sup>                                                                                                                    |
| 14    | 24     | 18    | 29     | PA8                    | I/O                     | FT           | PA8                         | MCO<br>TIM1_CH1<br>USART1_CK     | TIM1_CH1_1<br>USART1_CK_1                                                                                                                             |
| 15    | 25     | 19    | 30     | PA9                    | I/O                     | FT           | PA9                         | TIM1_CH2<br>USART1_TX            | TIM1_CH2_1                                                                                                                                            |
| 18    | 26     | 20    | 31     | PA10 <sup>(8)</sup>    | I/O                     | FT           | PA10                        | TIM1_CH3<br>USART1_RX            | TIM1_CH3_1                                                                                                                                            |
| 17    | 27     | 21    | 32     | PA11 <sup>(8)</sup>    | I/O/A                   | FT           | PA11                        | TIM1_CH4 USART1_CTS USBDM CAN RX | TIM1_CH4_1<br>USART1_CTS_1<br>USART2_TX_2<br>USART2_RX_3                                                                                              |
| 16    | 28     | 22    | 33     | PA12 <sup>(7)(8)</sup> | I/O/A                   | FT           | PA12                        | USART1_RTS USBDP CAN_TX TIM1_ETR | USART1_RTS_1 TIM1_ETR_1 TIM1_BKIN_4 TIM1_BKIN_5 TIM2_CH1_ETR _5 TIM2_CH1_ETR _7 USART1_RX_5 USART2_TX_3 USART2_TX_3 USART2_RX_2 I2C1_SDA_2 SPI1_NSS_2 |
| 17    |        | 23    | 34     | PA13 <sup>(7)(8)</sup> | I/O                     | FT           | SWDIO                       |                                  | TIM1_ETR_5 TIM1_BKIN_2 TIM1_BKIN_3 USART1_RTS_2 USART1_RTS_4 I2C1_SCL_2                                                                               |
| -     | -      |       | 35     | $V_{\rm SS}$           | P                       | -            | $V_{SS}$                    |                                  |                                                                                                                                                       |
| -     | -      |       | 36     | $ m V_{DD}$            | Р                       | -            | $V_{ m DD}$                 |                                  |                                                                                                                                                       |
| 16    | 1      | 24    | 37     | PA14 <sup>(7)(8)</sup> | I/O                     | FT           | SWCLK                       |                                  | TIM1_CH3_2<br>TIM1_CH3_3<br>TIM1_CH1N_4<br>TIM1_CH1N_5<br>USART1_CTS_4                                                                                |

|       | Pin    | No.   |        |                      |                         |              |                             |                                             |                                                                                                |
|-------|--------|-------|--------|----------------------|-------------------------|--------------|-----------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------|
| QFN20 | QSOP28 | QFN32 | LQFP48 | Pin name             | Pin type <sup>(1)</sup> | I/O<br>level | Main function (after reset) | Default alternate function                  | Remapping function <sup>(10)</sup>                                                             |
| -     | -      | 25    | 38     | PA15                 | I/O                     | FT           | PA15                        |                                             | TIM2_CH1_ETR1 TIM2_CH1_ETR3 USART4_RTS_1 SPI1_NSS_1                                            |
| -     | 4      | 26    | 39     | PB3                  | I/O/A                   | FT           | PB3                         | CMP1_N1<br>CMP2_N0<br>CMP3_N0<br>USART4_CTS | TIM2_CH2_1<br>TIM2_CH2_3<br>SPI1_SCK_1                                                         |
| -     | -      | 27    | 40     | PB4                  | I/O/A                   | FT           | PB4                         | CMP3_OUT0<br>USART4_RTS                     | TIM3_CH1_1<br>SPI1_MISO_1                                                                      |
| -     | 1      | 28    | 41     | PB5 <sup>(7)</sup>   | I/O/A                   | FT           | PB5                         | I2C1_SMBA CMP2_OUT0 CMP3_P0                 | LPT_IN1_1 TIM3_CH2_1 USART4_RX_1 I2C1_SMBA_2 I2C1_SMBA_3 SPI1_MOSI_1                           |
| 11    | 2      | 29    | 42     | PB6 <sup>(8)</sup>   | I/O/A                   | FT           | PB6                         | TIM4_CH1 I2C1_SCL CC1 CMP2_P1               | LPT_ETR_1 USART1_TX_1 USART1_CK_5 SPI1_SCK_2 SPI1_SCK_3 TIM1_ETR_2 TIM1_ETR_4 TIM1_CH3_5       |
| 18    | 3      | 30    | 43     | PB7 <sup>(8)</sup>   | I/O/A                   | FT           | PB7                         | TIM4_CH2 I2C1_SDA CC2 CMP2_N1               | LPT_IN2_1 USART1_RX_1 USART1_CTS_3 USART1_CTS_5 SPI1_MOSI_2 SPI1_MOSI_3 TIM1_CH1_4 TIM1_CH3N_5 |
| -     | -      | 31    | 44     | BOOT0 <sup>(6)</sup> | I                       | -            | BOOT0                       |                                             |                                                                                                |
| -     | 5      | 32    | 45     | PB8                  | I/O/A                   | FT           | PB8                         | TIM4_CH3<br>CMP2_P0                         | TIM4_CH3_1<br>USART1_RTS_3<br>USART1_RTS_5<br>SPI1_MISO_2<br>SPI1_MISO_3                       |

| QFN20 | OSOP28 | QFN32 oX | LQFP48 | Pin name           | Pin type <sup>(1)</sup> | I/O<br>level | Main function (after reset) | Default alternate function | Remapping function <sup>(10)</sup>                                             |
|-------|--------|----------|--------|--------------------|-------------------------|--------------|-----------------------------|----------------------------|--------------------------------------------------------------------------------|
|       |        |          |        |                    |                         |              |                             |                            | CAN_RX_2<br>TIM1_CH2_4<br>TIM1_CH2_5<br>TIM2_CH2_7                             |
| -     | -      | 31       | 46     | PB9 <sup>(6)</sup> | I/O/A                   | FT           | PB9                         | TIM4_CH4                   | TIM4_CH4_1 USART1_RX_4 I2C1_SCL_3 CAN_TX_2 TIM1_CH3N_2 TIM1_CH3N_3 TIM1_CH3N_4 |
| _     | _      | _        | 47     | $ m V_{SS}$        | P                       | -            | $V_{SS}$                    |                            |                                                                                |
| -     | -      | -        | 48     | $V_{ m DD}$        | P                       | -            | $V_{\mathrm{DD}}$           |                            |                                                                                |

Table 2-2 TSSOP20 Pin definitions

| LISSOP20 | Pin name           | Pin type <sup>(1)</sup> | I/O<br>level | Main<br>function<br>(after reset) | Default alternate function                  | Remapping function <sup>(12)</sup>                        |
|----------|--------------------|-------------------------|--------------|-----------------------------------|---------------------------------------------|-----------------------------------------------------------|
| 2        | OSC_IN             | I/O/A                   | -            | OSC_IN                            |                                             | PD0 <sup>(4)</sup> USART3_TX_3 USART3_RX_2 CAN_RX_3       |
| 3        | OSC_OUT            | I/O/A                   | -            | OSC_OUT                           |                                             | PD1 <sup>(4)</sup> USART3_TX_2 USART3_RX_3 CAN_TX_3       |
| 4        | NRST               | I                       | -            | NRST                              |                                             |                                                           |
| 5        | $V_{\mathrm{DDA}}$ | P                       | -            | $V_{DDA}$                         |                                             |                                                           |
| 6        | PA0-WKUP           | I/O/A                   | -            | PA0                               | WKUP ADC_IN0 TIM2_CH1_ETR USART2_CTS OPA_P4 | TIM2_CH1_ETR_2<br>USART2_CTS_2<br>USART2_CTS_3            |
| 7        | PA1                | I/O/A                   | -            | PA1                               | ADC_IN1<br>TIM2_CH2<br>USART2_RTS<br>OPA_N4 | TIM1_CH1_2 TIM1_CH1_3 TIM2_CH2_2 TIM1_CH2N_5 USART2_RTS_2 |

| TSSOP20 | Pin name | Pin type <sup>(1)</sup> | I/O<br>level | Main<br>function<br>(after reset) | Default alternate function                           | Remapping function <sup>(12)</sup>                                             |
|---------|----------|-------------------------|--------------|-----------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------|
|         |          |                         |              |                                   |                                                      | USART2_RTS_3                                                                   |
| 8       | PA2      | I/O/A                   | -            | PA2                               | ADC_IN2 CMP1_P0 OPA_O2 TIM2_CH3 USART2_TX            | TIM1_CH4_4 TIM2_CH2_4 TIM2_CH2_5 TIM2_CH3_1 USART1_CTS_2                       |
| 9       | PA3      | I/O/A                   | -            | PA3                               | ADC_IN3<br>OPA_O0<br>TIM2_CH4<br>USART2_RX           | TIM1_ETR_3 TIM1_CH4_5 TIM2_CH1_ETR_4 TIM2_CH4_1 USART1_CK_2                    |
| 10      | PA4      | I/O/A                   | -            | PA4                               | ADC_IN4 OPA_O3 USART2_CK SPI1_NSS                    | TIM2_CH4_7 USART1_TX_2 USART1_RX_3 USART2_CK_2 USART2_CK_3                     |
| 11      | PA5      | I/O/A                   | -            | PA5                               | ADC_IN5<br>SPI1_SCK<br>OPA_N3                        | TIM2_CH3_7 USART1_TX_3 USART1_RX_2 USART4_TX_1                                 |
| 12      | PA6      | I/O/A                   | -            | PA6                               | ADC_IN6 TIM3_CH1 SPI1_MISO OPA_N1 OPA_P5             | TIM1_BKIN_1 TIM2_CH4_4 TIM2_CH4_5 USART1_CK_3 USART1_CK_4 USART4_CK_1          |
| 13      | PA7      | I/O/A                   | -            | PA7                               | SPI1_MOSI<br>ADC_IN7<br>TIM3_CH2<br>OPA_N5<br>OPA_P3 | TIM1_CH1N_1 TIM1_CH2_2 TIM1_CH2_3 USART4_CTS_1                                 |
| 14      | PB10     | I/O/A                   | -<br>FT      | PB1                               | ADC_IN9 TIM3_CH4 USART4_RX CMP1_N0 OPA_O1 USART3_TX  | TIM1_CH1_5 TIM1_CH4_2 TIM1_CH4_3 TIM1_CH2N_4 TIM1_CH3N_1 TIM3_CH4_1 TIM4_CH1_1 |

| Pin No. | Pin name    | Pin type <sup>(1)</sup> | I/O<br>level | Main<br>function<br>(after reset) | Default alternate function                        | Remapping function <sup>(12)</sup>                                              |
|---------|-------------|-------------------------|--------------|-----------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------|
|         |             |                         |              |                                   | I2C2_SCL CMP1_OUT1 CMP3_P1 OPA_N2 OPA_N6          | TIM2_CH3_2<br>TIM2_CH3_3                                                        |
| -       | PB11        | I/O/A                   | FT           | PB11                              | CMP2_OUT1 CMP3_N1 OPA_N0 USART3_RX I2C2_SDA       | TIM1_CH1N_2 TIM1_CH1N_3 TIM2_CH4_2 TIM2_CH4_3 TIM4_CH2_1 USART1_TX_4 I2C1_SDA_3 |
| 15      | $V_{SS}$    | P                       | -            | $V_{SS}$                          |                                                   |                                                                                 |
| 16      | $V_{ m DD}$ | Р                       | -            | $V_{DD}$                          |                                                   |                                                                                 |
| -       | PB13        | I/O                     | FT           | PB13                              | TIM1_CH1N LPT_IN2 USART3_CTS SPI2 SCK             | USART3_CTS_2<br>USART3_CTS_3                                                    |
| -       | PB14        | I/O/A                   | FT           | PB14                              | TIM1_CH2N  LPT_ETR  USART3_RTS  SPI2_MISO  OPA_P2 | USART3_RTS_2<br>USART3_RTS_3                                                    |
| -       | PB15        | I/O/A                   | FT           | PB15                              | TIM1_CH3N<br>LPT_OUT<br>SPI2_MOSI OPA_P0          |                                                                                 |
| -       | PA8         | I/O                     | FT           | PA8                               | MCO<br>TIM1_CH1<br>USART1_CK                      | TIM1_CH1_1<br>USART1_CK_1                                                       |
| -       | PA9         | I/O                     | FT           | PA9                               | TIM1_CH2<br>USART1 TX                             | TIM1_CH2_1                                                                      |
| -       | PA10        | I/O                     | FT           | PA10                              | TIM1_CH3 USART1_RX                                | TIM1_CH3_1                                                                      |
| 17      | PA11        | I/O/A                   | FT           | PA11                              | TIM1_CH4 USART1_CTS USBDM CAN_RX                  | TIM1_CH4_1 USART1_CTS_1 USART2_TX_2 USART2_RX_3                                 |

| Pin No.  OZODSO | Pin name             | Pin type <sup>(1)</sup> | I/O<br>level | Main function (after reset) | Default alternate function                | Remapping function <sup>(12)</sup>                                                                                                                  |
|-----------------|----------------------|-------------------------|--------------|-----------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 18              | PA12                 | I/O/A                   | FT           | PA12                        | USART1_RTS<br>USBDP<br>CAN_TX<br>TIM1_ETR | USART1_RTS_1 TIM1_ETR_1 TIM1_BKIN_4 TIM1_BKIN_5 TIM2_CH1_ETR_5 TIM2_CH1_ETR_7 USART1_RX_5 USART2_TX_3 USART2_TX_3 USART2_RX_2 I2C1_SDA_2 SPI1_NSS_2 |
| 19              | PA13 <sup>(9)</sup>  | I/O                     | FT           | SWDIO                       |                                           | TIM1_ETR_5 TIM1_BKIN_2 TIM1_BKIN_3 USART1_RTS_2 USART1_RTS_4 I2C1_SCL_2                                                                             |
| 20              | PA14 <sup>(9)</sup>  | I/O                     | FT           | SWCLK                       |                                           | TIM1_CH3_2 TIM1_CH3_3 TIM1_CH1N_4 TIM1_CH1N_5 USART1_CTS_4                                                                                          |
| 19              | PB6 <sup>(9)</sup>   | I/O/A                   | FT           | PB6                         | TIM4_CH1 I2C1_SCL CC1 CMP2_P1             | LPT_ETR_1 USART1_TX_1 USART1_CK_5 SPI1_SCK_2 SPI1_SCK_3 TIM1_ETR_2 TIM1_ETR_4 TIM1_CH3_5                                                            |
| 20              | PB7 <sup>(9)</sup>   | I/O/A                   | FT           | PB7                         | TIM4_CH2 I2C1_SDA CC2 CMP2_N1             | LPT_IN2_1 USART1_RX_1 USART1_CTS_3 USART1_CTS_5 SPI1_MOSI_2 SPI1_MOSI_3 TIM1_CH1_4 TIM1_CH3N_5                                                      |
| 1               | BOOT0 <sup>(6)</sup> | I                       | -            | BOOT0                       |                                           |                                                                                                                                                     |

| TSSOP20 | Pin name           | Pin type <sup>(1)</sup> | I/O<br>level | Main<br>function<br>(after reset) | Default alternate function | Remapping function <sup>(12)</sup>                                                                     |
|---------|--------------------|-------------------------|--------------|-----------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------|
|         | PB8 <sup>(6)</sup> | I/O/A                   | FT           | PB8                               | TIM4_CH3<br>CMP2_P0        | TIM4_CH3_1 USART1_RTS_3 USART1_RTS_5 SPI1_MISO_2 SPI1_MISO_3 CAN_RX_2 TIM1_CH2_4 TIM1_CH2_5 TIM2_CH2_7 |

Note 1: Explanation of table abbreviations:

I = TTL/CMOS level Schmitt input; O = CMOS level tri-state output;

 $A = analog \ signal \ input \ or \ output; \ P = power \ supply; \ FT = tolerant \ 5V;$ 

Note 2: when the backup domain is powered by  $V_{DD}$  (internal analog switch connected to  $V_{DD}$ ): PC14 and PC15 can be used for GPIO or LSE pins, PC13 can be used as a general-purpose Imax O port, TAMPER pin, RTC calibration clock, RTC alarm clock or second output; as an output pin, it can only work in 2MHz mode, and the maximum drive load is 30pF. When the backup domain is  $V_{BAT}$  (analog switch connection to BAT after  $V_{DD}$  disappears): PC14 and PC15 can only be used for LSE pins, PC13 can be used as TAMPER pins, RTC alarm clock or second output.

Note 3: these pins are in the main function state when the backup domain is powered on for the first time, and even if they are reset, the state of these pins is controlled by the backup domain register (these registers will not be reset by the master reset system). For specific information on how to control these IO ports, please refer to the relevant sections of the battery backup domain and BKP registers in the CH32L103RM manual.

Note 4: For the CH32L103C8T6 chip, pin 5 and pin 6 are configured as OSC\_IN and OSC\_OUT function pins by default after chip reset, and the software can reset these two pins to PD0 and PD1 functions; for the CH32L103K8U6 chip, pin 4 and pin 5 are configured as OSC\_IN and OSC\_OUT function pins by default after chip reset. The software can reset these two pins to PD0 and PD1 functions; For the CH32L103G8R6 chip, pin 8 is configured as the OSC\_IN function pin by default after chip reset, and the software can reset these two pins to PD0 function; for the CH32L103F8P6 chip, pin 2 and pin 3 are configured as the OSC\_IN and OSC\_OUT function pins by default after chip reset, and the software can reset these two pins to PD0 and PD1 functions. For more detailed information, please refer to the Multiplexed Function I/O section and the Debug Setup section of the CH32L103RM manual.

Note 5: BOOT0 pin will be pulled down to the GND internally. The BOOT0 pin leads out, but the BOOT1/PB2 pin does not lead out of the chip, the internal BOOT1/PB2 pin will be pulled down to the GND. If you enter the low-power mode to configure the IO port state, it is recommended that the BOOT1/PB2 pin use the input drop-down mode to prevent additional current generation.

Note 6: For CH32L103K8U6 chips, BOOT0 and PB9 pins are short sealed inside the chip, and PB9 pins no longer support voltage 5V; for CH32L103F8P6 chips, BOOT0 and PB8 pins are short sealed inside the chip, and PB8 pins no longer support voltage 5V. It is recommended to connect an external 470K pull-down resistor to ensure that the BOOT0 is low during power-up in order to enter the program flash memory bootstrap mode. After normal operation,

PB9, PB3 and PB8 pins can be used for output as needed.

Note 7: For the CH32L103G8R6 chip, the PA14 and PB5 pins are short sealed inside the chip, so it is forbidden to configure both IO as the output function; when the PB1 and PB10 pins are short sealed inside the chip, the PB10 pin no longer supports voltage tolerant 5V, and it is forbidden to configure both IO as the output function. The PA12 and PA13 pins are short-connected and sealed inside the chip, so it is forbidden to configure both IO as the output function.

Note 8: For the CH32L103F8U6 chip, the PB1 and PB10 pins are shorted and sealed inside the chip, so the PB10 pin no longer supports voltage 5V, and both IO are prohibited from being configured as the output function; the PB6 and PB13 pins are shorted and sealed inside the chip, and both IO are prohibited from being configured as the output function; PA12 and PA14 pins are shorted inside the chip, and both IO are prohibited from being configured as the output function. The PA11 and PA13 pins are short-connected and sealed inside the chip, so it is forbidden to configure both IO as the output function, while the PA10 and PB7 pins are short-connected and sealed inside the chip, so it is forbidden to configure both IO as the output function.

Note 9: For the CH32L103F8P6 chip, PA13 and PB6 pins are short-connected and sealed inside the chip, and both IO are prohibited from being configured as output functions; PA14 and PB7 pins are short-connected and sealed inside the chip, and both IO are prohibited from being configured as output functions.

Note 10: The underlined value of the remapping function indicates the configuration value of the corresponding bit in the AFIO register. For example, CAN\_RX\_2 indicates that the corresponding bit configuration of the AFIO register is 10b.

https://wch-ic.com

# 2.3 Pin Alternate Functions

V1.5

Note: The pin function in the table below refer to all functions and does not involve specific model(s). There are differences in peripheral resources between different models. Please confirm whether this function is available according to the particular model's resource table before viewing this table.

Table 2-3 Pin alternate and remapping functions

| Alternate | ADC     | TIM1                                    | TIM2/3/4                                           | USART                                                                 | CMP     | SYS  | 12C        | SPI        | CAN    | USB   | OPA              | LPTIM |
|-----------|---------|-----------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------|---------|------|------------|------------|--------|-------|------------------|-------|
| Pin       | ADC     | 111/11                                  | 11112/3/4                                          |                                                                       | CMI     | 313  | 120        | 511        | CAN    | ОЗВ   | OIA              | LITIM |
| PA0       | ADC_IN0 |                                         | TIM2_CH1_ETR<br>TIM2_CH1_ETR_2                     | USART2_CTS<br>USART2_CTS_2<br>USART2_CTS_3                            |         | WKUP |            |            |        |       | OPA_P4           |       |
| PA1       | ADC_IN1 | TIM1_CH1_2<br>TIM1_CH1_3<br>TIM1_CH2N_5 | TIM2_CH2<br>TIM2_CH2_2                             | USART2_RTS<br>USART2_RTS_2<br>USART2_RTS_3                            |         |      |            |            |        |       | OPA_N4           |       |
| PA2       | ADC_IN2 | TIM1_CH4_4                              | TIM2_CH2_4<br>TIM2_CH2_5<br>TIM2_CH3<br>TIM2_CH3_1 | USART1_CTS_2<br>USART2_TX                                             | CMP1_P0 |      |            |            |        |       | OPA_O2           |       |
| PA3       | ADC_IN3 | TIM1_ETR_3<br>TIM1_CH4_5                | TIM2_CH1_ETR_4<br>TIM2_CH4<br>TIM2_CH4_1           | USART1_CK_2<br>USART2_RX                                              |         |      |            |            |        |       | OPA_O0           |       |
| PA4       | ADC_IN4 |                                         | TIM2_CH4_7                                         | USART1_TX_2<br>USART1_RX_3<br>USART2_CK<br>USART2_CK_2<br>USART2_CK_3 |         |      |            | SPI1_NSS   |        |       | OPA_O3           |       |
| PA5       | ADC_IN5 |                                         | TIM2_CH3_7                                         | USART1_TX_3<br>USART1_RX_2<br>USART4_TX_1                             |         |      |            | SPI1_SCK   |        |       | OPA_N3           |       |
| PA6       | ADC_IN6 | TIM1_BKIN_1                             | TIM2_CH4_4<br>TIM2_CH4_5<br>TIM3_CH1               | USART1_CK_3<br>USART1_CK_4<br>USART4_CK_1                             |         |      |            | SPI1_MISO  |        |       | OPA_N1<br>OPA_P5 |       |
| PA7       | ADC_IN7 | TIM1_CH2_2<br>TIM1_CH2_3<br>TIM1_CH1N_1 | TIM3_CH2                                           | USART4_CTS_1                                                          |         |      |            | SPI1_MOSI  |        |       | OPA_N5<br>OPA_P3 |       |
| PA8       |         | TIM1_CH1<br>TIM1_CH1_1                  |                                                    | USART1_CK<br>USART1_CK_1                                              |         | MCO  |            |            |        |       |                  |       |
| PA9       |         | TIM1_CH2<br>TIM1_CH2_1                  |                                                    | USART1_TX                                                             |         |      |            |            |        |       |                  |       |
| PA10      |         | TIM1_CH3<br>TIM1_CH3_1                  |                                                    | USART1_RX                                                             |         |      |            |            |        |       |                  |       |
| PA11      |         | TIM1_CH4<br>TIM1_CH4_1                  |                                                    | USART1_CTS<br>USART1_CTS_1<br>USART2_TX_2<br>USART2_RX_3              |         |      |            |            | CAN_RX | USBDM |                  |       |
| PA12      |         | TIM1_BKIN_4                             | TIM2_CH1_ETR_5                                     | USART1_RX_5                                                           |         |      | I2C1_SDA_2 | SPI1_NSS_2 | CAN_TX | USBDP |                  |       |

| Alternate<br>Pin | ADC     | TIM1                                                                 | TIM2/3/4                               | USART                                                    | CMP                           | SYS   | I2C                                                     | SPI                        | CAN    | USB | OPA              | LPTIM     |
|------------------|---------|----------------------------------------------------------------------|----------------------------------------|----------------------------------------------------------|-------------------------------|-------|---------------------------------------------------------|----------------------------|--------|-----|------------------|-----------|
|                  |         | TIM1_BKIN_5<br>TIM1_ETR<br>TIM1_ETR_1                                | TIM2_CH1_ETR_7                         | USART1_RTS<br>USART1_RTS_1<br>USART2_TX_3<br>USART2_RX_2 |                               |       |                                                         |                            |        |     |                  |           |
| PA13             |         | TIM1_ETR_5<br>TIM1_BKIN_2<br>TIM1_BKIN_3                             |                                        | USART1_RTS_2<br>USART1_RTS_4                             |                               | SWDIO | I2C1_SCL_2                                              |                            |        |     |                  |           |
| PA14             |         | TIM1_CH3_2<br>TIM1_CH3_3<br>TIM1_CH1N_4<br>TIM1_CH1N_5               |                                        | USART1_CTS_4                                             |                               | SWCLK |                                                         |                            |        |     |                  |           |
| PA15             |         |                                                                      | TIM2_CH1_ETR_1<br>TIM2_CH1_ETR_3       | USART4_RTS_1                                             |                               |       |                                                         | SPI1_NSS_1                 |        |     |                  |           |
| PB0              | ADC_IN8 | TIM1_CH2N_1<br>TIM1_CH2N_2<br>TIM1_CH2N_3                            | TIM3_CH3<br>TIM3_CH3_1                 | USART4_TX                                                | CMP1_OUT0                     |       |                                                         |                            |        |     | OPA_P1<br>OPA_O4 |           |
| PB1              | ADC_IN9 | TIM1_CH1_5<br>TIM1_CH4_2<br>TIM1_CH4_3<br>TIM1_CH2N_4<br>TIM1_CH3N_1 | TIM3_CH4<br>TIM3_CH4_1                 | USART4_RX                                                | CMP1_N0                       |       |                                                         |                            |        |     | OPA_O1           |           |
| PB2              |         |                                                                      |                                        | USART4_CK                                                | CMP1_P1                       |       | BOOT1                                                   |                            |        |     |                  | LPT_OUT_1 |
| PB3              |         |                                                                      | TIM2_CH2_1<br>TIM2_CH2_3               | USART4_CTS                                               | CMP1_N1<br>CMP2_N0<br>CMP3_N0 |       |                                                         | SPI1_SCK_1                 |        |     |                  |           |
| PB4              |         |                                                                      | TIM3_CH1_1                             | USART4_RTS                                               | CMP3_OUT0                     |       |                                                         | SPI1_MISO_1                |        |     |                  |           |
| PB5              |         |                                                                      | TIM3_CH2_1                             | USART4_RX_1                                              | CMP2_OUT0<br>CMP3_P0          |       | I2C1_SMBA<br>  I2C1_SMBA_<br>  2<br>  I2C1_SMBA_<br>  3 | SPI1_MOSI_1                |        |     |                  | LPT_IN1_1 |
| PB6              |         | TIM1_ETR_2<br>TIM1_ETR_4<br>TIM1_CH3_5                               | TIM4_CH1                               | USART1_TX_1<br>USART1_CK_5                               | CMP2_P1                       |       | I2C1_SCL                                                | SPI1_SCK_2<br>SPI1_SCK_3   |        | CC1 |                  | LPT_ETR_1 |
| PB7              |         | TIM1_CH1_4<br>TIM1_CH3N_5                                            | TIM4_CH2                               | USART1_RX_1<br>USART1_CTS_3<br>USART1_CTS_5              | CMP2_N1                       |       | I2C1_SDA                                                | SPI1_MOSI_2<br>SPI1_MOSI_3 |        | CC2 |                  | LPT_IN2_1 |
| PB8              |         | TIM1_CH2_4<br>TIM1_CH2_5                                             | TIM4_CH3<br>TIM4_CH3_1<br>TIM2_CH2_7   | USART1_RTS_3<br>USART1_RTS_5                             | CMP2_P0                       |       |                                                         | SPI1_MISO_2<br>SPI1_MISO_3 |        |     |                  |           |
| PB9              |         | TIM1_CH3N_2<br>TIM1_CH3N_3<br>TIM1_CH3N_4                            | TIM4_CH4<br>TIM4_CH4_1                 | USART1_RX_4                                              |                               |       | I2C1_SCL_3                                              |                            | CAN_TX |     |                  |           |
| PB10             |         |                                                                      | TIM4_CH1_1<br>TIM2_CH3_2<br>TIM2_CH3_3 | USART3_TX                                                | CMP1_OUT1<br>CMP3_P1          |       | I2C2_SCL                                                |                            |        |     | OPA_N2<br>OPA_N6 |           |

| Alternate<br>Pin | ADC | TIM1                       | TIM2/3/4                               | USART                                                  | CMP                  | SYS           | I2C                    | SPI                    | CAN    | USB | OPA    | LPTIM   |
|------------------|-----|----------------------------|----------------------------------------|--------------------------------------------------------|----------------------|---------------|------------------------|------------------------|--------|-----|--------|---------|
| PB11             |     | TIM1_CH1N_2<br>TIM1_CH1N_3 | TIM2_CH4_2<br>TIM2_CH4_3<br>TIM4_CH2_1 | USART1_TX_4<br>USART3_RX                               | CMP2_OUT1<br>CMP3_N1 |               | I2C1_SDA_3<br>I2C2_SDA |                        |        |     | OPA_N0 |         |
| PB12             |     | TIM1_CH3_4<br>TIM1_BKIN    | TIM2_CH3_4<br>TIM2_CH3_5               | USART1_TX_5<br>USART3_CK<br>USART3_CK_2<br>USART3_CK_3 | CMP3_OUT1            |               | I2C2_SMBA              | SPI1_NSS_3<br>SPI2_NSS |        |     |        | LPT_IN1 |
| PB13             |     | TIM1_CH1N                  |                                        | USART3_CTS<br>USART3_CTS_2<br>USART3_CTS_3             |                      |               |                        | SPI2_SCK               |        |     |        | LPT_IN2 |
| PB14             |     | TIM1_CH2N                  |                                        | USART3_RTS<br>USART3_RTS_2<br>USART3_RTS_3             |                      |               |                        | SPI2_MISO              |        |     | OPA_P2 | LPT_ETR |
| PB15             |     | TIM1_CH3N                  |                                        |                                                        |                      |               |                        | SPI2_MOSI              |        |     | OPA_P0 | LPT_OUT |
| PC13             |     |                            |                                        |                                                        |                      | RTC<br>TAMPER |                        |                        |        |     |        |         |
| PC14             |     |                            |                                        |                                                        |                      | OSC32_I<br>N  |                        |                        |        |     |        |         |
| PC15             |     |                            |                                        |                                                        |                      | OSC32_O<br>UT |                        |                        |        |     |        |         |
| PD0              | ·   |                            |                                        | USART3_TX_3<br>USART3_RX_2                             |                      | OSC_IN        |                        |                        | CAN_RX |     |        |         |
| PD1              |     |                            |                                        | USART3_TX_2<br>USART3_RX_3                             |                      | OSC_OU<br>T   |                        |                        | CAN_TX |     |        |         |

# **Chapter 3 Electrical Characteristics**

#### 3.1 Test Conditions

Unless otherwise specified and indicated, all voltages are referenced to Vss.

All minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and clock frequency. Typical values are based on normal temperature (25°C) and  $V_{DD} = 3.3V$  environment, which are given only as design guidelines.

The data based on comprehensive evaluation, design simulation or technology characteristics are not tested in production. On the basis of comprehensive evaluation, the minimum and maximum values refer to sample tests. Unless otherwise specified that is tested, the characteristic parameters are guaranteed by comprehensive evaluation or design. Power supply scheme:

Figure 3-1 Typical circuit for conventional power supply

# 3.2 Absolute Maximum Ratings

Critical or exceeding the absolute maximum value may cause the chip to operate improperly or even be damaged.

Symbol Description Min. Max. Unit -40 °C  $T_A$ Ambient temperature during operation 85 -40  $T_{S}$ Ambient temperature during storage 125 °C  $V_{DD}$ - $V_{SS}$ External mains supply voltage (including VDDA and VDD) -0.3 4.0 V  $V_{IN}$ FT (tolerant 5V) input voltage on pins  $V_{\rm SS}\text{-}0.3$ 5.5 V

Table 3-1 Absolute maximum ratings

|                         | Voltage on other pins                                                               | $V_{SS}$ -0.3 | V <sub>DD</sub> +0.3 | V  |
|-------------------------|-------------------------------------------------------------------------------------|---------------|----------------------|----|
| $ \triangle V_{DD\_x} $ | Voltage difference between each VDD of the main supply pins                         |               | 50                   | mV |
| $ \triangle V_{SS\_x} $ | Voltage difference between different ground pins                                    |               | 50                   | mV |
| V <sub>ESD(HBM)</sub>   | ESD Electrostatic Discharge Voltage (HBM) on Normal I/O<br>Pins                     | 4K            |                      | V  |
|                         | ESD voltage (HBM) on USB pins                                                       | 4K            |                      | V  |
| $I_{\mathrm{VDD}}$      | Total current through V <sub>DD</sub> /V <sub>DDA</sub> power line (supply current) |               | 150                  | mA |
| ${ m I}_{ m Vss}$       | Total current through V <sub>SS</sub> ground line (outgoing current)                |               | 150                  | mA |
| т                       | Pour current on arbitrary I/O and control pins                                      |               | 25                   | mA |
| $ m I_{IO}$             | Source current on arbitrary I/O and control pins                                    |               | -25                  | mA |
|                         | NRST pin injection current                                                          |               | +/-5                 | mA |
| $I_{\mathrm{INJ(PIN)}}$ | OSC_IN pin of HSE and OSC_IN pin of LSE injection current                           |               | +/-5                 | mA |
|                         | Injection current on other pins                                                     |               | +/-5                 | mA |
| $\sum I_{INJ(PIN)}$     | Total injection current on all IO and control pins                                  |               | +/-25                | mA |

# 3.3 Electrical Characteristics

# 3.3.1 Operating Conditions

Table 3-2 General operating conditions

| Symbol             | Parameter                                             | Condition                    | Min. | Max. | Unit |
|--------------------|-------------------------------------------------------|------------------------------|------|------|------|
| $F_{HCLK}$         | Internal HB clock frequency                           |                              |      | 96   | MHz  |
| F <sub>PCLK1</sub> | Internal PB1 clock frequency                          |                              |      | 96   | MHz  |
| F <sub>PCLK2</sub> | Internal PB2 clock frequency                          |                              |      | 96   | MHz  |
| W                  | Standard or creting valte as                          |                              | 1.8  | 3.6  | V    |
| $ m V_{DD}$        | Standard operating voltage                            | Use USB                      | 3.0  | 3.6  | ]    |
|                    | Operating voltage of the analog section (without ADC) |                              | 2.0  | 3.6  | 7.7  |
| $ m V_{DDA}$       | Operating voltage of the analog section (with ADC)    |                              | 2.4  | 3.6  | V    |
| $V_{BAT}^{(1)}$    | Backup unit operating voltage                         | No more than V <sub>DD</sub> | 1.8  | 3.6  | V    |
| $T_{A}$            | Ambient temperature                                   |                              | -40  | 85   | °C   |
| $T_{J}$            | Junction temperature range                            |                              | -40  | 105  | °C   |

*Note: 1. The battery to V<sub>BAT</sub> cable should be as short as possible.* 

Table 3-3 Power-on and power-down conditions

| Symbol           | Parameter                     | Condition | Min. | Max.     | Unit  |
|------------------|-------------------------------|-----------|------|----------|-------|
| _                | V <sub>DD</sub> rising speed  |           | 0    | $\infty$ | us/V  |
| t <sub>VDD</sub> | V <sub>DD</sub> falling speed |           | 70   | ∞        | us/ v |

Note: 1. The battery to  $V_{BAT}$  cable should be as short as possible.

## 3.3.2 Built-in Reset and Power Control Block Characteristics

Table 3-4 Reset and voltage monitor (For PDR, select high threshold gear)

| Symbol                              | Parameter                               | Condition                     | Min. | Тур. | Max. | Unit |
|-------------------------------------|-----------------------------------------|-------------------------------|------|------|------|------|
|                                     |                                         | PLS[2:0] = 000 (rising edge)  |      | 1.75 |      | V    |
|                                     |                                         | PLS[2:0] = 000 (falling edge) |      | 1.70 |      | V    |
|                                     |                                         | PLS[2:0] = 001 (rising edge)  |      | 1.93 |      | V    |
|                                     |                                         | PLS[2:0] = 001 (falling edge) |      | 1.87 |      | V    |
|                                     |                                         | PLS[2:0] = 010 (rising edge)  |      | 2.14 |      | V    |
|                                     |                                         | PLS[2:0] = 010 (falling edge) |      | 2.08 |      | V    |
|                                     | Level selection of                      | PLS[2:0] = 011 (rising edge)  |      | 2.35 |      | V    |
| $V_{PVD}^{(2)}$                     | Level selection of programmable voltage | PLS[2:0] = 011 (falling edge) |      | 2.28 |      | V    |
| V PVD                               | detector                                | PLS[2:0] = 100 (rising edge)  |      | 2.54 |      | V    |
|                                     | detector                                | PLS[2:0] = 100 (falling edge) |      | 2.46 |      | V    |
|                                     |                                         | PLS[2:0] = 101 (rising edge)  |      | 2.72 |      | V    |
|                                     |                                         | PLS[2:0] = 101 (falling edge) |      | 2.63 |      | V    |
|                                     |                                         | PLS[2:0] = 110 (rising edge)  |      | 2.92 |      | V    |
|                                     |                                         | PLS[2:0] = 110 (falling edge) |      | 2.83 |      | V    |
|                                     |                                         | PLS[2:0] = 111 (rising edge)  |      | 3.1  |      | V    |
|                                     |                                         | PLS[2:0] = 111 (falling edge) |      | 3.01 |      | V    |
| $V_{PVDhyst}^{(1)}$                 | PVD hysteresis                          |                               | 0.05 | 0.08 | 0.1  | V    |
| V <sub>POR/PDR</sub> <sup>(1)</sup> | Power-on/power-down                     | Rising edge                   | 1.44 | 1.54 | 1.70 | V    |
| V POR/PDR                           | reset threshold                         | Falling edge                  | 1.42 | 1.53 | 1.68 | V    |
| V <sub>PDRhyst</sub> <sup>(1)</sup> | PDR hysteresis                          |                               |      | 10   | 20   | mV   |
| t <sub>RSTTEMPO</sub>               | Reset duration                          |                               | 6    | 6.5  | 30   | ms   |

Note: 1. Design parameters;

## 3.3.3 Embedded Reference Voltage

Table 3-5 Embedded reference voltage

| Symbol                 | Parameter                      | Condition                   | Min. | Тур. | Max. | Unit |
|------------------------|--------------------------------|-----------------------------|------|------|------|------|
| $V_{REFINT}$           | Built-in reference voltage     | $T_A = -40$ °C $\sim 85$ °C | 1.17 | 1.2  | 1.23 | V    |
| To                     | ADC sampling time when reading | Slow sampling               |      |      | 20   | 110  |
| T <sub>S_vrefint</sub> | the internal reference voltage | recommended                 |      |      | 20   | us   |

## 3.3.4 Supply Current Characteristics

Current consumption is a comprehensive index of a variety of parameters and factors. These parameters and factors include operating voltage, ambient temperature, I/O pin load, software configuration of the product, the operating frequency, flip rate of the I/O pin, the location of the program in memory and the executed code, etc. The current consumption measurement method is as follows:

<sup>2.</sup> Normal temperature test value.

Figure 3-2 Current consumption measurement



The microcontroller is in the following conditions:

Tested with room temperature VDD = 3.3V: Bit CC1\_PD of R16\_PORT\_CC1 and Bit CC2\_PD of R16\_PORT\_CC2 are both = 1, PB6/CC1 and PB7/CC2 pins are configured as non-pull-down inputs, and all other I/O pins are configured as pull-down inputs running on the high-speed internal RC oscillator HSI with HSI = 8M.  $F_{PLCK1}=F_{HCLK}/2$  and  $F_{PLCK2}=F_{HCLK}$  to enable or disable the power consumption of all peripheral clocks.

Table 3-6 Data Processing Code Running from FLASH, Setting LDOTRIM[1:0]=10, LDO EC=0

|                |                 |       | Condition |                   | Tyj                    | p.                      |      |
|----------------|-----------------|-------|-----------|-------------------|------------------------|-------------------------|------|
| Symbol         | Parameter       | HSILP | PLLON     | F <sub>HCLK</sub> | Enable all peripherals | Disable all peripherals | Unit |
|                |                 | 0     | 1         | 96MHz             | 7.46                   | 4.70                    |      |
|                |                 | 0     | 1         | 48MHz             | 5.13                   | 3.77                    |      |
|                |                 | 0     | 1         | 8MHz              | 2.23                   | 1.95                    |      |
|                | Supply current  | 0     | 1         | 1MHz              | 1.46                   | 1.43                    | mA   |
|                | in Run mode     | 1     | 1         | 1MHz              | 1.27                   | 1.24                    |      |
|                |                 | 0     | 0         | 8MHz              | 2.14                   | 1.87                    |      |
|                |                 | 0     | 0         | 1MHz              | 1.37                   | 1.34                    |      |
| $I_{DD}^{(1)}$ |                 | 1     | 0         | 1MHz              | 1.19                   | 1.17                    |      |
| IDD            |                 | 0     | 1         | 96MHz             | 5.58                   | 2.82                    |      |
|                | Supply current  | 0     | 1         | 48MHz             | 3.52                   | 2.14                    |      |
|                | in sleep mode   | 0     | 1         | 8MHz              | 1.74                   | 1.47                    |      |
|                | (when           | 0     | 1         | 1MHz              | 1.40                   | 1.37                    |      |
|                | peripherals are | 1     | 1         | 1MHz              | 1.21                   | 1.18                    | mA   |
|                | powered and     | 0     | 0         | 8MHz              | 1.65                   | 1.38                    |      |
|                | clock is held)  | 0     | 0         | 1MHz              | 1.31                   | 1.28                    |      |
|                |                 | 1     | 0         | 1MHz              | 1.13                   | 1.10                    |      |

Note: 1. The above are measured parameters.

<sup>2.</sup> When  $CC1\_PD$  and  $CC2\_PD = 1$  and the PB6/CC1 and PB7/CC2 pins are configured as pull-down inputs, the current consumption will be approximately 5uA in addition to the table above.

Table 3-7-1 Data processing code runs from SRAM, FLASH enters low-power mode(1), Set LDOTRIM[1:0]=10

|                |                             |       | Condition |                                  | Т                      | ур.                     |      |
|----------------|-----------------------------|-------|-----------|----------------------------------|------------------------|-------------------------|------|
| Symbol         | Parameter                   | HSILP | PLLON     | F <sub>HCLK</sub> <sup>(3)</sup> | Enable all peripherals | Disable all peripherals | Unit |
|                |                             | 0     | 1         | 96MHz                            | 7.08                   | 4.29                    |      |
|                |                             | 0     | 1         | 48MHz                            | 3.77                   | 2.37                    |      |
|                |                             | 0     | 1         | 8MHz                             | 0.91                   | 0.63                    |      |
|                |                             | 0     | 1         | 1MHz                             | 0.40                   | 0.37                    |      |
|                | G1                          | 1     | 1         | 8MHz                             | 0.68                   | 0.46                    |      |
|                | Supply current              | 1     | 1         | 1MHz                             | 0.21                   | 0.17                    | mA   |
|                | in Run mode                 | 0     | 0         | 8MHz                             | 0.83                   | 0.56                    |      |
|                |                             | 0     | 0         | 1MHz                             | 0.31                   | 0.28                    |      |
|                |                             | 1     | 0         | 1MHz                             | 0.13                   | 0.10                    |      |
|                |                             | 1     | 0         | 500KHz                           | 0.10                   | 0.08                    |      |
| $I_{DD}^{(2)}$ |                             | 1     | 0         | 125KHz                           | 0.07                   | 0.07                    |      |
| IDD            |                             | 0     | 1         | 96MHz                            | 4.60                   | 1.81                    |      |
|                |                             | 0     | 1         | 48MHz                            | 2.52                   | 1.13                    |      |
|                |                             | 0     | 1         | 8MHz                             | 0.72                   | 0.44                    |      |
|                | Supply current              | 0     | 1         | 1MHz                             | 0.38                   | 0.34                    |      |
|                | in sleep mode               | 1     | 1         | 8MHz                             | 0.48                   | 0.25                    |      |
|                | (when                       | 1     | 1         | 1MHz                             | 0.18                   | 0.15                    | mA   |
|                | peripherals are powered and | 0     | 0         | 8MHz                             | 0.63                   | 0.35                    |      |
|                | clock is held)              | 0     | 0         | 1MHz                             | 0.28                   | 0.26                    |      |
|                | clock is ficial)            | 1     | 0         | 1MHz                             | 0.11                   | 0.07                    |      |
|                |                             | 1     | 0         | 500KHz                           | 0.08                   | 0.07                    |      |
|                |                             | 1     | 0         | 125KHz                           | 0.07                   | 0.06                    |      |

Note: 1. When FLASH\_LP\_REG=1 and FLASH\_LP=1, FLASH enters low-power mode.

- 2. The above are measured parameters.
- 3. When FHCLK exceeds 16MHz, set LDO\_EC=0, otherwise set LDO\_EC=1 by default.
- 4. When CC1\_PD and CC2\_PD = 1 and the PB6/CC1 and PB7/CC2 pins are configured as pull-down inputs, the current consumption will be approximately 5uA in addition to the table above.

Table 3-7-2 Data processing code runs from SRAM, FLASH does not enter low-power mode(1), set LDOTRIM[1:0]=10

|                |                |       | Condition |                                  | Т                      |                         |      |
|----------------|----------------|-------|-----------|----------------------------------|------------------------|-------------------------|------|
| Symbol         | Parameter      | HSILP | PLLON     | F <sub>HCLK</sub> <sup>(3)</sup> | Enable all peripherals | Disable all peripherals | Unit |
|                |                | 0     | 1         | 96MHz                            | 7.87                   | 5.09                    |      |
|                |                | 0     | 1         | 48MHz                            | 4.68                   | 3.28                    |      |
| $I_{DD}^{(2)}$ | Supply current | 0     | 1         | 8MHz                             | 1.97                   | 1.69                    |      |
| IDD            | in Run mode    | 0     | 1         | 1MHz                             | 1.44                   | 1.40                    | mA   |
|                |                | 1     | 1         | 8MHz                             | 1.71                   | 1.47                    |      |
|                |                | 1     | 1         | 1MHz                             | 1.23                   | 1.20                    |      |

| ,                           |   | 4 | 4     | +    | r    |    |
|-----------------------------|---|---|-------|------|------|----|
|                             | 0 | 0 | 8MHz  | 1.85 | 1.57 |    |
|                             | 0 | 0 | 1MHz  | 1.34 | 1.31 |    |
|                             | 1 | 0 | 1MHz  | 1.16 | 1.13 |    |
|                             | 0 | 1 | 96MHz | 5.64 | 2.84 |    |
|                             | 0 | 1 | 48MHz | 3.56 | 2.16 |    |
| Supply current              | 0 | 1 | 8MHz  | 1.75 | 1.48 |    |
| in sleep mode               | 0 | 1 | 1MHz  | 1.41 | 1.38 |    |
| (when peripherals are       | 1 | 1 | 8MHz  | 1.51 | 1.28 | mA |
| peripherals are powered and | 1 | 1 | 1MHz  | 1.21 | 1.18 |    |
| clock is held)              | 0 | 0 | 8MHz  | 1.66 | 1.39 |    |
| clock is ficial)            | 0 | 0 | 1MHz  | 1.32 | 1.29 |    |
|                             | 1 | 0 | 1MHz  | 1.14 | 1.11 |    |

Note: 1. When FLASH LP REG=0, FLASH does not enter low-power mode.

- 2. The above are measured parameters.
- 3. When FHCLK exceeds 16MHz, set LDO\_EC=0, otherwise set LDO\_EC=1 by default.
- 4. When CC1\_PD and CC2\_PD = 1, and PB6/CC1 and PB7/CC2 pins are configured as pull-down inputs, the current consumption will be about 5uA in addition to the above table.

Table 3-7-3 Data processing code runs from SRAM, FLASH enters low-power mode(1), Setting LDOTRIM[1:0]=01

|                |                            |       | Condition |                                  | Т                      | ур.                     |      |  |
|----------------|----------------------------|-------|-----------|----------------------------------|------------------------|-------------------------|------|--|
| Symbol         | Parameter                  | HSILP | PLLON     | F <sub>HCLK</sub> <sup>(3)</sup> | Enable all peripherals | Disable all peripherals | Unit |  |
|                |                            | 0     | 1         | 96MHz                            | 6.32                   | 3.78                    |      |  |
|                |                            | 0     | 1         | 48MHz                            | 3.41                   | 2.11                    |      |  |
|                |                            | 0     | 1         | 8MHz                             | 0.86                   | 0.60                    |      |  |
|                |                            | 0     | 1         | 1MHz                             | 0.39                   | 0.36                    |      |  |
|                | Supply current in Run mode | 1     | 1         | 8MHz                             | 0.63                   | 0.42                    |      |  |
|                |                            | 1     | 1         | 1MHz                             | 0.20                   | 0.16                    | mA   |  |
|                |                            | 0     | 0         | 8MHz                             | 0.76                   | 0.52                    |      |  |
|                |                            | 0     | 0         | 1MHz                             | 0.30                   | 0.27                    |      |  |
|                |                            | 1     | 0         | 1MHz                             | 0.13                   | 0.09                    |      |  |
| $I_{DD}^{(2)}$ |                            |       | 1         | 0                                | 500KHz                 | 0.09                    | 0.08 |  |
| IDD            |                            | 1     | 0         | 125KHz                           | 0.07                   | 0.06                    |      |  |
|                |                            | 0     | 1         | 96MHz                            | 4.22                   | 1.67                    |      |  |
|                | G1                         | 0     | 1         | 48MHz                            | 2.33                   | 1.05                    |      |  |
|                | Supply current             | 0     | 1         | 8MHz                             | 0.68                   | 0.42                    |      |  |
|                | in sleep mode              | 0     | 1         | 1MHz                             | 0.37                   | 0.34                    |      |  |
|                | (when peripherals are      | 1     | 1         | 8MHz                             | 0.45                   | 0.24                    | mA   |  |
|                | powered and                | 1     | 1         | 1MHz                             | 0.17                   | 0.14                    |      |  |
|                | clock is held)             | 0     | 0         | 8MHz                             | 0.59                   | 0.34                    |      |  |
|                | clock is ficial)           | 0     | 0         | 1MHz                             | 0.27                   | 0.25                    |      |  |
|                |                            | 1     | 0         | 1MHz                             | 0.10                   | 0.07                    |      |  |

| 1 | 0 | 500KHz | 0.08 | 0.06 |  |
|---|---|--------|------|------|--|
| 1 | 0 | 125KHz | 0.06 | 0.06 |  |

Note: 1. When FLASH LP REG=1 and FLASH LP=1, FLASH enters low-power mode.

- 2. The above are measured parameters.
- 3. When FHCLK exceeds 16MHz, set LDO EC=0, otherwise set LDO EC=1 by default.
- 4. When  $CC1\_PD$  and  $CC2\_PD = 1$  and the PB6/CC1 and PB7/CC2 pins are configured as pull-down inputs, the current consumption will be approximately 5uA in addition to the table above.

Table 3-8-1 Data processing code runs from FLASH, typical current consumption in Stop and Standby mode

|                      |                                                                                                               |                       |         |             | Conditio   | n          |         |      |     |       |      |
|----------------------|---------------------------------------------------------------------------------------------------------------|-----------------------|---------|-------------|------------|------------|---------|------|-----|-------|------|
| Symbol               | Parameter                                                                                                     | HIS, HSE,<br>LSI, LSE | RAMLV   | R18KS<br>TY | R2KS<br>TY | LDO_<br>EC | LPDS    | PDDS | LDO | Тур.  | Unit |
|                      | Supply current in STOP mode1                                                                                  | All disabled          | Invalid | Invalid     | Invalid    | 0          | 0       | 0    | 10  | 34.63 |      |
|                      | Supply current in STOP mode2                                                                                  | All<br>disabled       | Invalid | Invalid     | Invalid    | 1          | 0       | 0    | 10  | 23.88 | uA   |
|                      | Supply current in STOP mode3                                                                                  | All<br>disabled       | 0       | Invalid     | Invalid    | X          | 1       | 0    | 10  | 4.55  | uA   |
|                      | Supply current in STOP mode4                                                                                  | All<br>disabled       | 1       | Invalid     | Invalid    | X          | 1       | 0    | 10  | 4.08  |      |
|                      |                                                                                                               | Only enable LSI       | 0       | 1           | 1          | Invalid    | Invalid | 1    | 10  | 2.97  |      |
| $I_{ m DD}$          | Supply current in STANDBY mode                                                                                | All<br>disabled       | 0       | 1           | 1          | Invalid    | Invalid | 1    | 10  | 2.82  |      |
|                      |                                                                                                               | All<br>disabled       | 1       | 1           | 1          | Invalid    | Invalid | 1    | 10  | 1.89  |      |
|                      |                                                                                                               | Only enable LSI       | 1       | 0           | 1          | Invalid    | Invalid | 1    | 10  | 0.74  | uA   |
|                      |                                                                                                               | All<br>disabled       | 1       | 0           | 1          | Invalid    | Invalid | 1    | 10  | 0.59  |      |
|                      |                                                                                                               | Only enable LSI       | Invalid | 0           | 0          | Invalid    | Invalid | 1    | 10  | 0.51  |      |
|                      |                                                                                                               | All<br>disabled       | Invalid | 0           | 0          | Invalid    | Invalid | 1    | 10  | 0.37  |      |
|                      | Supply current for backup domain                                                                              | Only<br>enable<br>LSE | Invalid | 0           | 0          | Invalid    | Invalid | 1    | 10  | 0.75  |      |
| I <sub>DD_VBAT</sub> | $ \begin{array}{ccc} (Remove & V_{DD} \\ and & V_{DDA} & and \\ use & only & V_{BAT} \\ supply) \end{array} $ | All<br>disabled       | Invalid | 0           | 0          | Invalid    | Invalid | 1    | 10  | 0.37  | uA   |

Note: 1. The above are measured parameters.

2. When CC1 PD and CC2 PD = 1 and the PB6/CC1 and PB7/CC2 pins are configured as pull-down inputs,

the current consumption in the stop mode will be about 5uA in addition to the above table.

3. CH32L103K8U6 and F8U6 have a built-in  $5.1k\Omega$  pull-down resistor. Since the function of the  $5.1k\Omega$  pull-down resistor is forced to be turned on in standby mode, there is no need to configure in Note 2, and the current consumption of the CH32L103K8U6 and F8U6 chips in standby mode will be about 5uA in addition to the above table.

|                 |                              | 1               | 0       |         | , ,1    |      | 1   | L    |     |       |      |
|-----------------|------------------------------|-----------------|---------|---------|---------|------|-----|------|-----|-------|------|
|                 |                              |                 | 条件      |         |         |      |     |      |     |       |      |
| Symbol          | Parameter                    | HIS, HSE        | RAML    | R18KST  | R2KS    | LDO_ | LPD | PDDS | LDO | Тур.  | Unit |
|                 |                              | LSI, LSE        | V       | Y       | TY      | EC   | S   | PDDS | LDO |       |      |
| Ī               | Supply current in STOP mode1 | All<br>disabled | Invalid | Invalid | Invalid | 0    | 0   | 0    | 01  | 30.94 |      |
| I <sub>DD</sub> | Supply current in STOP mode2 | All disabled    | Invalid | Invalid | Invalid | 1    | 0   | 0    | 01  | 20.22 | uA   |

Table 3-8-2 Data processing code runs from FLASH, typical current consumption in Stop mode

*Note: 1. The above are measured parameters.* 

Duty Cycle

**DuCy**<sub>HSE</sub>

 $I_L$ 

2. When  $CC1\_PD$  and  $CC2\_PD = 1$  and the PB6/CC1 and PB7/CC2 pins are configured as pull-down inputs, the current consumption in the stop mode will be approximately 5uA in addition to the above table.

#### 3.3.5 External Clock Source Characteristics

Symbol Parameter Condition Min. Max. Unit Typ. External clock frequency 3 25 FHSE ext 8 MHz OSC IN input pin high level  $V_{HSEH}{}^{\left(1\right)}$ V  $0.8V_{DD} \\$  $V_{\text{DD}}$ voltage OSC IN input pin low level  $V_{HSEL}{}^{\left(1\right)}$ 0  $0.2V_{DD}$ V voltage OSC IN input capacitance pF  $C_{\text{in(HSE)}}$ 5

50

%

uA

 $\pm 1$ 

Table 3-9 From external high-speed clock

Note 1: Failure to meet this condition may cause a level recognition error.

OSC IN input leakage current



Figure 3-3 Low frequency clock circuit for external clock source

|                      | 14010 5 10 110                        | om enternar ion speca e | olo oli              |        |             |      |
|----------------------|---------------------------------------|-------------------------|----------------------|--------|-------------|------|
| Symbol               | Parameter                             | Condition               | Min.                 | Тур.   | Max.        | Unit |
| F <sub>LSE_ext</sub> | User external clock frequency         |                         |                      | 32.768 | 1000        | KHz  |
| $V_{LSEH}$           | OSC32_IN input pin high level voltage |                         | $0.8V_{\mathrm{DD}}$ |        | $V_{ m DD}$ | V    |
| V <sub>LSEL</sub>    | OSC32_IN input pin low voltage        |                         | 0                    |        | $0.2V_{DD}$ | V    |
| C <sub>in(LSE)</sub> | OSC32_IN input capacitance            |                         |                      | 5      |             | pF   |
| DuCy <sub>LSE</sub>  | Duty cycle                            |                         |                      | 50     |             | %    |
| Īī                   | OSC32 IN input leakage current        |                         |                      |        | +1          | 11A  |

Table 3-10 From external low-speed clock

Figure 3-4 Low frequency clock circuit for external clock source



Table 3-11 High-Speed external clocks generated using one crystal/ceramic resonator

| Symbol                        | Parameter                                                                             | Condition                                                           | Min. | Тур.   | Max. | Unit     |
|-------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------|------|--------|------|----------|
| F <sub>OSC_IN</sub>           | Resonator frequency                                                                   |                                                                     | 3    | 8      | 25   | MHz      |
| $R_{\mathrm{F}}$              | Feedback resistance                                                                   |                                                                     |      | 250    |      | kΩ       |
| С                             | Suggested load capacitance with corresponding crystal serial impedance R <sub>S</sub> |                                                                     |      | 20     |      | pF       |
| I <sub>2</sub> <sup>(1)</sup> | HSE drive current                                                                     | $V_{DD} = 3.3V$ , 20p load<br>Low-power, $V_{DD} = 3.3V$ , 20p load |      | 0.55   |      | mA<br>mA |
| $g_{m}^{(1)}$                 | Oscillator transconductance                                                           | Startup                                                             |      | 21     |      | mA/V     |
| t <sub>SU(HSE)</sub>          | Startup time                                                                          | V <sub>DD</sub> stabilization                                       |      | 1.5(2) | 4.5  | ms       |

Note: 1. 25M crystal ESR is recommended not to exceed 60 ohms, below 25M can be relaxed appropriately.

The load capacitance of the crystal is based on the crystal manufacturer's recommendation, usually CL1=CL2.

<sup>2.</sup> Start-up time refers to the time difference from when HSEON is turned on to when HSERDY is set. Circuit reference design and requirements:

C<sub>L1</sub>
OSC\_IN

8MHz
Crystal
Oscillator

OSC\_OUT

Figure 3-5 Typical circuit for external 8M crystal

Table 3-12 Low-speed external clocks generated using a crystal/ceramic resonator ( $f_{LSE}$ =32.768KHz)

 $C_{L2}$ 

| Symbol                           | Parameter                                                                             | Condition                     | Min. | Тур.    | Max. | Unit |
|----------------------------------|---------------------------------------------------------------------------------------|-------------------------------|------|---------|------|------|
| $R_{\mathrm{F}}$                 | Feedback resistance                                                                   |                               |      | 5       |      | ΜΩ   |
| C <sub>L1</sub> /C <sub>L2</sub> | Suggested load capacitance with corresponding crystal serial impedance R <sub>S</sub> |                               |      |         | 15   | pF   |
| $i_2^{(1)}$                      | LSE drive current                                                                     | $V_{DD} = 3.3V$               |      | 0.36    |      | uA   |
| $g_{m}^{(1)}$                    | Oscillator transconductance                                                           | Startup                       |      | 26      |      | uA/V |
| $t_{SU(LSE)}$                    | Startup time                                                                          | V <sub>DD</sub> stabilization |      | 1000(1) |      | ms   |

Note: The startup time is the time difference between when LSEON is turned on and when LSERDY is set.

#### Circuit reference design and requirements:

The load capacitance of the crystal is based on the crystal manufacturer's recommendation, usually CL1=CL2, optional about 12pF.

Figure 3-6 Typical Circuit for External 32.768K Crystal



Note: The load capacitance CL is calculated by the following formula:  $CL = CL1 \times CL2 / (CL1 + CL2) + Cstray$ , where  $C_{stray}$  is the capacitance of the pins and the capacitance associated with the PCB board or PCB, and its typical value is between 2pF and 7pF.

#### 3.3.6 Internal Clock Source Characteristics

Table 3-13 Internal High-Speed (HSI) RC Oscillator Characteristics

|                                                |                | 1 \ /     |      |      |      |      |
|------------------------------------------------|----------------|-----------|------|------|------|------|
| Symbol                                         | Parameter      | Condition | Min. | Тур. | Max. | Unit |
| F <sub>HSI</sub> Frequency (after calibration) |                |           | 8    |      | MHz  |      |
|                                                | Low-power mode | 0.9       | 1    | 1.1  | MHz  |      |
| DuCy <sub>HSI</sub>                            | Duty cycle     |           | 45   | 50   | 55   | %    |

| ACC                  | Accuracy of HSI oscillator (after         | $T_A = 0$ °C~70°C   | -1.8 |     | 1.8 | %  |
|----------------------|-------------------------------------------|---------------------|------|-----|-----|----|
| ACC <sub>HSI</sub>   | calibration)                              | $T_A = -40$ °C~85°C | -3   |     | 2.5 | %  |
| t <sub>SU(HSI)</sub> | HSI oscillator startup stabilization time |                     |      |     | 8   | us |
| Ţ                    | LICI ossillator novvon consumption        |                     |      | 200 |     | uA |
| I <sub>DD(HSI)</sub> | HSI oscillator power consumption          | Low-power mode      |      | 24  |     | uA |

Table 3-14 Internal Low-Speed (LSI) RC Oscillator Characteristics

| Symbol               | Parameter                                 | Condition | Min. | Тур. | Max. | Unit |
|----------------------|-------------------------------------------|-----------|------|------|------|------|
| $F_{LSI}$            | Frequency                                 |           | 27   | 37   | 47   | KHz  |
| DuCy <sub>LSI</sub>  | Duty cycle                                |           | 45   | 50   | 55   | %    |
| $t_{ m SU(LSI)}$     | LSI oscillator startup stabilization time |           |      | 400  |      | us   |
| I <sub>DD(LSI)</sub> | LSI oscillator power consumption          |           |      | 280  |      | nA   |

## 3.3.7 PLL Characteristics

Table 3-15 PLL Characteristics

| Symbol               | Parameter                   | Condition            | Min. | Тур. | Max.  | Unit |
|----------------------|-----------------------------|----------------------|------|------|-------|------|
| Б                    | PLL input clock             |                      | 3    | 8    | 25    | MHz  |
| $F_{PLL\_IN}$        | PLL input clock duty cycle  |                      | 40   |      | 60    | %    |
| F <sub>PLL_OUT</sub> | PLL multiplier output clock |                      | 18   |      | 96(1) | MHz  |
| $t_{LOCK}$           | PLL lock time               |                      |      | 80   | 200   | us   |
| T                    | DLI novyon consumntion      | Input frequency 8M,  |      | 0.15 |       | т Л  |
| I <sub>DD(PLL)</sub> | PLL power consumption       | Output frequency 96M |      | 0.13 |       | mA   |

Note 1: The appropriate multiplier frequency must be selected to meet the PLL output frequency range.

# 3.3.8 Wakeup Time from Low-power Mode

Table 3-16 Wakeup time from low-power mode<sup>(1)</sup>

| Symbol                 | Parameter                | Condition                  | Тур. | Unit |
|------------------------|--------------------------|----------------------------|------|------|
| $t_{\mathrm{wusleep}}$ | Wakeup from Sleep mode   | Wake up using HSI RC clock | 0.2  | us   |
| $t_{ m wustop}$        | Wakeup from Stop mode    | Wake up using HSI RC clock | 7    | us   |
| twustdby               | Wakeup from Standby mode | Wake up using HSI RC clock | 72   | us   |

Note: The above are measured parameters.

# 3.3.9 Memory Characteristics

Table 3-17 Flash memory characteristics

| Symbol                  | Parameter                         | Condition | Min. | Тур. | Max. | Unit |
|-------------------------|-----------------------------------|-----------|------|------|------|------|
| t <sub>prog_page</sub>  | Page (256 bytes) programming time |           |      | 2.0  | 2.5  | ms   |
| t <sub>erase_page</sub> | Page (256 bytes) erase time       |           |      | 6.2  | 7.5  | ms   |
| t <sub>erase_sec</sub>  | Sector (1K bytes) erase time      |           |      | 6.2  | 7.5  | ms   |

Table 3-18 Flash memory endurance and data retention

| Symbol       | Parameter             | Condition     | Min. | Тур. | Max. | Unit  |
|--------------|-----------------------|---------------|------|------|------|-------|
| $N_{END}$    | Endurance             | $T_A = 25$ °C | 100K |      |      | Times |
| $t_{ m RET}$ | Data retention period |               | 10   |      |      | Years |

#### 3.3.10 I/O Port Characteristics

Table 3-19 General-purpose I/O static characteristics

| Symbol       | Parameter                                           | Condition | Min.                                | Тур. | Max.                                 | Unit |
|--------------|-----------------------------------------------------|-----------|-------------------------------------|------|--------------------------------------|------|
| $ m V_{IH}$  | Standard I/O pin, input high-level voltage          |           | 0.41*(V <sub>DD</sub> -<br>1.8)+1.3 |      | V <sub>DD</sub> +0.3                 | V    |
| V IH         | FT IO pin, input high-level voltage                 |           | 0.42*(V <sub>DD</sub> -<br>1.8)+1.2 |      | 5.5                                  | V    |
| V            | Standard I/O pin, input low-level voltage           |           | -0.3                                |      | 0.28*(V <sub>DD</sub> -<br>1.8)+0.6  | V    |
| $ m V_{IL}$  | FT IO pin, input low-level voltage                  |           | -0.3                                |      | 0.32*(V <sub>DD</sub> -<br>1.8)+0.55 | V    |
| N/           | Standard I/O pin Schmitt trigger voltage hysteresis |           | 150                                 |      |                                      | mV   |
| $ m V_{hys}$ | FT I/O Schmitt trigger voltage hysteresis           |           | 90                                  |      |                                      | mV   |
| $I_{lkg}$    | Standard I/O pin input leakage current              |           |                                     |      | 1                                    | uA   |
|              | FT I/O pin input leakage current                    |           |                                     |      | 3                                    | uA   |
| $R_{PU}$     | Pull-up equivalent group                            |           | 30                                  | 40   | 50                                   | kΩ   |
| $R_{PD}$     | Pull-down equivalent group                          |           | 30                                  | 40   | 50                                   | kΩ   |
| $C_{IO}$     | I/O pin capacitor                                   |           |                                     | 5    |                                      | pF   |

Note: The above are guaranteed design parameters.

#### Output Drive Current Characteristics

The GPIOs (General-purpose Input/Output Ports) can absorb or output up to  $\pm 8$ mA of current and absorb or output  $\pm 20$ mA of current (not strictly up to  $V_{OL}/V_{OH}$ ). In user applications, the total current driven by all IO pins must not exceed the absolute maximum ratings given in section 3.2:

Table 3-20 Output voltage characteristics

| Table 3-20 Output voltage characteristics |                                    |                                                     |                          |      |      |  |  |
|-------------------------------------------|------------------------------------|-----------------------------------------------------|--------------------------|------|------|--|--|
| Symbol                                    | Parameter                          | Condition                                           | Min.                     | Max. | Unit |  |  |
| $V_{OL}$                                  | Output low, 8 pins absorb current  | TTI mont I = 10m A                                  |                          | 0.4  |      |  |  |
| $ m V_{OH}$                               | Output high, 8 pins absorb current | TTL port, $I_{IO} = +8mA$<br>$2.7V < V_{DD} < 3.6V$ | V <sub>DD</sub> -<br>0.4 |      | V    |  |  |
| V <sub>OL</sub>                           | Output low, 8 pins absorb current  | CMOS nont I - +9m A                                 |                          | 0.4  |      |  |  |
| V <sub>OH</sub>                           | Output high, 8 pins absorb current | CMOS port, $I_{IO} = +8mA$<br>2.7V< $V_{DD}$ <3.6V  | V <sub>DD</sub> -<br>0.4 |      | V    |  |  |
| V <sub>OL</sub>                           | Output low, 8 pins absorb current  | $I_{IO} = +20 \text{mA}$                            |                          | 0.8  | V    |  |  |
| $V_{OH}$                                  | Output high, 8 pins absorb current | $2.7V < V_{DD} < 3.6V$                              | V <sub>DD</sub> -        |      |      |  |  |

|             |                                    |                                                                                        | 1.2               |     |   |
|-------------|------------------------------------|----------------------------------------------------------------------------------------|-------------------|-----|---|
| $V_{OL}$    | Output low, 8 pins absorb current  | Ι = +6 Λ                                                                               |                   | 0.8 |   |
| $ m V_{OH}$ | Output high, 8 pins absorb current | $\begin{cases} I_{IO} = +6\text{mA} \\ 2.4\text{V} < V_{DD} < 2.7\text{V} \end{cases}$ | V <sub>DD</sub> - |     | V |

Note: If more than one IO pin is driven at the same time in the above conditions, the sum of the currents must not exceed the absolute maximum ratings given in section 3.2. Also when multiple IO pins are driven at the same time, the high current at the power/ground point can cause a voltage drop that prevents the voltage of the internal IOs from reaching the supply voltage in the table, which results in a drive current that is less than the nominal value.

Table 3-21 Input/Output AC Characteristics

| MODEx[1:0] configuration | Symbol                  | Parameter                                                      | Condition                          | Min. | Max. | Unit |
|--------------------------|-------------------------|----------------------------------------------------------------|------------------------------------|------|------|------|
|                          | F <sub>max(IO)out</sub> | Maximum Frequency                                              | CL=50pF, V <sub>DD</sub> =2.7-3.6V |      | 2    | MHz  |
| 10<br>(2MHz)             | $t_{ m f(IO)out}$       | Output high-to-low level fall time                             | CL=50pF, V <sub>DD</sub> =2.7-3.6V |      | 125  | ns   |
|                          | t <sub>r(IO)out</sub>   | Output low-to-high rise time                                   |                                    |      | 125  | ns   |
|                          | F <sub>max(IO)out</sub> | Maximum Frequency                                              | CL=50pF, V <sub>DD</sub> =2.7-3.6V |      | 10   | MHz  |
| 01<br>(10MHz)            | $t_{ m f(IO)out}$       | Output high-to-low level fall time                             | CL=50pF, V <sub>DD</sub> =2.7-3.6V |      | 25   | ns   |
|                          | t <sub>r(IO)out</sub>   | Output low-to-high rise time                                   |                                    |      | 25   | ns   |
|                          | E                       | Maximum Frequency                                              | CL=30pF, V <sub>DD</sub> =2.7-3.6V |      | 50   | MHz  |
|                          | F <sub>max(IO)out</sub> | Maximum Prequency                                              | CL=50pF, V <sub>DD</sub> =2.7-3.6V |      | 30   | MHz  |
| 11                       | 4                       | Output low-to-high rise time                                   | CL=30pF, V <sub>DD</sub> =2.7-3.6V |      | 5    | ns   |
| (50MHz)                  | $t_{ m f(IO)out}$       | Maximum Frequency                                              | CL=50pF, V <sub>DD</sub> =2.7-3.6V |      | 8    | ns   |
|                          | +                       | Output high-to-low level fall                                  | CL=30pF, V <sub>DD</sub> =2.7-3.6V |      | 5    | ns   |
|                          | $t_{r(IO)out}$          | time                                                           | CL=50pF, V <sub>DD</sub> =2.7-3.6V |      | 8    | ns   |
|                          | $t_{ m EXTIpw}$         | EXTI controller detects the pulse width of the external signal |                                    | 10   |      | ns   |

#### 3.3.11 NRST Pin Characteristics

Table 3-22 External reset pin characteristics

| Symbol                         | Parameter                               | Condition | Min.                            | Тур. | Max.                            | Unit |
|--------------------------------|-----------------------------------------|-----------|---------------------------------|------|---------------------------------|------|
| V <sub>IL(NRST)</sub>          | NRST input low level voltage            |           | -0.3                            |      | 0.28*(V <sub>DD</sub> -1.8)+0.6 | V    |
| V <sub>IH(NRST)</sub>          | NRST input high level voltage           |           | 0.41*(V <sub>DD</sub> -1.8)+1.3 |      | V <sub>DD</sub> +0.3            | V    |
| V <sub>hys(NRST)</sub>         | NRST Schmitt trigger voltage hysteresis |           | 150                             |      |                                 | mV   |
| R <sub>PU</sub> <sup>(1)</sup> | Pull-up equivalent resistance           |           | 30                              | 40   | 50                              | kΩ   |
| V <sub>F(NRST)</sub>           | NRST input can be filtered              |           |                                 |      | 100                             | ns   |

|                       | for pulse width      |     |  |    |
|-----------------------|----------------------|-----|--|----|
| V <sub>NF(NRST)</sub> | NRST input cannot be | 300 |  | na |
|                       | filtered pulse width | 300 |  | ns |

Note: 1. The pull-up resistor is a real resistor in series with a switchable PMOS implementation. The resistance of this PMOS/NMOS switch is very small (about 10%).

Circuit reference design and requirements:

Figure 3-7 Typical circuit of external reset pin



Note: The capacitors shown are optional and can be used to filter out key jitter.

## 3.3.12 USB PD Interface Characteristics

Table 3-23-1 PD interface I/O characteristics

| Symbol       | Parameter            | Condition                                                                                                  | Min. | Тур. | Max. | Unit |  |
|--------------|----------------------|------------------------------------------------------------------------------------------------------------|------|------|------|------|--|
| tRise        | Rising time          | The time between 10% and 90% of the range, with the minimum value being the time under no-load conditions. | 240  | 400  |      | ns   |  |
|              |                      | The time between 10% and 90% of the                                                                        |      |      |      |      |  |
| tFall        | Falling time         | range, with the minimum value being the time under no-load conditions.                                     | 240  | 400  |      | ns   |  |
| Va .         | Output voltage swing |                                                                                                            | 1.04 | 1.12 | 1.20 | V    |  |
| $V_{Swing}$  | (Peak-to-peak)       |                                                                                                            | 1.04 | 1.12 | 1.20 | v    |  |
| $Z_{Driver}$ | Output impedance     |                                                                                                            | 26   |      | 90   | Ω    |  |

Table 3-23-2 Type-C I/O characteristics

| Symbol      | Parameter            | Condition                                    | Min. | Тур. | Max. | Unit |
|-------------|----------------------|----------------------------------------------|------|------|------|------|
|             |                      |                                              |      | 80   |      | uA   |
| $I_{ m pu}$ | Pull-up current      | $PAD < V_{DD}-0.6V$                          |      | 180  |      | uA   |
|             |                      |                                              |      | 330  |      | uA   |
| Rd          | Pull-down<br>current | $V_{DD} \ge 1.6 V$ or external pull-up 330uA | 4.08 | 5.1  | 6.12 | kΩ   |

# 3.3.13 TIM Timer Characteristics

Table 3-24 TIMx characteristics

| Symbol                 | Parameter                           | Condition             | Min. | Max.                   | Unit                                   |
|------------------------|-------------------------------------|-----------------------|------|------------------------|----------------------------------------|
| $t_{\rm res(TIM)}$     |                                     |                       | 1    |                        | t <sub>TIMxC</sub>                     |
|                        | Timer reference clock               |                       | 1    |                        | LK                                     |
|                        |                                     | $f_{TIMxCLK} = 48MHz$ | 20.8 |                        | ns                                     |
|                        | Timer external clock frequency on   |                       | 0    | f <sub>TIMxCLK</sub> / | MHz                                    |
| $F_{EXT}$              | CH1 to CH4                          |                       | U    | 2                      | ns / MHz MHz Bit t <sub>TIMxC</sub> LK |
|                        | CIII to CII4                        | $f_{TIMxCLK} = 48MHz$ | 0    | 24                     | MHz                                    |
| $R_{esTIM}$            | Timer resolution                    |                       |      | 16                     | Bit                                    |
|                        | 16-bit counter clock cycle when the |                       | 1    | 65536                  | t <sub>TIMxC</sub>                     |
| $t_{\rm COUNTER}$      | internal clock is selected          |                       | 1    | 03330                  | LK                                     |
|                        | internal clock is selected          | $f_{TIMxCLK} = 48MHz$ | 0.02 | 1363                   | us                                     |
|                        | Maximum possible count              |                       |      | 65535                  | t <sub>TIMxC</sub>                     |
| t <sub>MAX_COUNT</sub> |                                     |                       |      | 05555                  | LK                                     |
|                        |                                     | $f_{TIMxCLK} = 48MHz$ |      | 1363                   | us                                     |

## 3.3.14 I2C Interface Characteristics

Figure 3-8 I2C bus timing diagram



Table 3-25 I2C interface characteristics

| Crossle o l             | Domonoston                                  | Standa | ard I2C | Fast | I2C  | Unit |
|-------------------------|---------------------------------------------|--------|---------|------|------|------|
| Symbol                  | Parameter                                   | Min.   | Max.    | Min. | Max. | Unit |
| $t_{w(SCKL)}$           | SCL clock low level time                    | 4.7    |         | 1.2  |      | us   |
| $t_{w(SCKH)}$           | SCL clock high level time                   | 4.0    |         | 0.6  |      | us   |
| $t_{SU(SDA)}$           | SDA data setup time                         | 250    |         | 100  |      | ns   |
| $t_{h(SDA)}$            | SDA data hold time                          | 0      |         | 0    | 900  | ns   |
| $t_{r(SDA)}/t_{r(SCL)}$ | SDA and SCL rise time                       |        | 1000    | 20   |      | ns   |
| $t_{f(SDA)}/t_{f(SCL)}$ | SDA and SCL fall time                       |        | 300     |      |      | ns   |
| $t_{h(STA)}$            | Start condition hold time                   | 4.0    |         | 0.6  |      | us   |
| $t_{SU(STA)}$           | Repeated start condition setup time         | 4.7    |         | 0.6  |      | us   |
| $t_{SU(STO)}$           | Stop condition setup time                   | 4.0    |         | 0.6  |      | us   |
| t <sub>w(STO:STA)</sub> | Time from stop condition to start condition | 4.7    |         | 1.2  |      | us   |

| Ī |       | (bus free)                   |     |     |    |
|---|-------|------------------------------|-----|-----|----|
| I | $C_b$ | Capacitive load for each bus | 400 | 400 | pF |

#### 3.3.15 SPI Interface Characteristics

Figure 3-9 SPI timing diagram in Master mode



Figure 3-10 SPI timing diagram in Slave mode (CPHA=0)





Figure 3-11 SPI timing diagram in Slave mode (CPHA=1)

Table 3-26 SPI interface characteristics

| Symbol                                    | Parameter                         | Co                                                        | ndition             | Min.                   | Max.               | Unit |
|-------------------------------------------|-----------------------------------|-----------------------------------------------------------|---------------------|------------------------|--------------------|------|
| £ /4                                      | CDI -11- f                        | Master mode                                               |                     |                        | 32                 | MHz  |
| $f_{SCK}/t_{SCK}$                         | SPI clock frequency               | Slave mode                                                |                     |                        | 32                 | MHz  |
| $t_{r(\mathrm{SCK})}/t_{f(\mathrm{SCK})}$ | SPI clock rise and fall time      | Load capacitance: C = 30pF                                |                     |                        | 8                  | ns   |
| $t_{ m SU(NSS)}$                          | NSS setup time                    | Slave mode                                                |                     | 2t <sub>HCLK</sub>     |                    | ns   |
| $t_{h(NSS)}$                              | NSS hold time                     | Slave mode                                                |                     | 2t <sub>HCLK</sub>     |                    | ns   |
| $t_{w(SCKH)}/t_{w(SCKL)}$                 | SCK high-level and low-level time | Master mode, $f_{PCLK} = 24MHz$ ,<br>Prescaler factor = 4 |                     | 70                     | 97                 | ns   |
| 4                                         |                                   | Master mode                                               | HSRXEN = 0          | 15                     |                    | ns   |
| $t_{ m SU(MI)}$                           | Data input setup time             | Master mode                                               | HSRXEN = 1          | 15-0.5t <sub>SCK</sub> |                    |      |
| $t_{ m SU(SI)}$                           |                                   | Slave mode                                                |                     | 4                      |                    | ns   |
| 4.                                        |                                   | Master mode                                               | HSRXEN = 0          | -4                     |                    | ns   |
| $t_{ m h(MI)}$                            | Data input hold time              | Master mode                                               | HSRXEN = 1          | 0.5t <sub>SCK</sub> -4 |                    |      |
| $t_{h(SI)}$                               |                                   | Slave mode                                                |                     | 4                      |                    | ns   |
| $t_{a(SO)}$                               | Data output access time           | Slave mode, f <sub>PO</sub>                               | CLK = 20MHz         | 0                      | 1t <sub>HCLK</sub> | ns   |
| $t_{ m dis(SO)}$                          | Data output disable time          | Slave mode                                                |                     | 0                      | 10                 | ns   |
| $t_{ m V(SO)}$                            | Data output valid times           | Slave mode (After enabling edge)                          |                     |                        | 15                 | ns   |
| $t_{ m V(MO)}$                            | Data output valid time            | Master mode (After enabling edge)                         |                     |                        | 5                  | ns   |
| $t_{h(SO)}$                               | Data autout hald times            | Slave mode (Aft                                           | ter enabling edge)  | 8                      |                    | ns   |
| t <sub>h(MO)</sub>                        | Data output hold time             | Master mode (A                                            | fter enabling edge) | 0                      |                    | ns   |

## 3.3.16 USB Interface Characteristics

Table 3-27 USB interface I/O characteristics

| Symbol Parameter Condition Min. Typ. Max. Unit |
|------------------------------------------------|
|------------------------------------------------|

|                 |                                 | Selection of USB           |     |     |     |   |
|-----------------|---------------------------------|----------------------------|-----|-----|-----|---|
| $V_{ m DD}$     | USB operating voltage           | parameters according       | 3.0 |     | 3.6 | V |
|                 |                                 | to V <sub>DD</sub> voltage |     |     |     |   |
| $V_{\text{SE}}$ | Single-ended receiver threshold | Rated voltage              | 1.2 |     | 1.9 | V |
| $V_{OL}$        | Static output low level         |                            |     |     | 0.3 | V |
| $V_{OH}$        | Static output high level        |                            | 2.8 |     |     | V |
| $V_{BC\_REF}$   | BC comparator reference voltage |                            |     | 0.4 |     | V |
| $V_{BC\_SRC}$   | BC protocol output voltage      |                            |     | 0.6 |     | V |

# 3.3.17 12-bit ADC Characteristics

Table 3-28 ADC characteristics

| Symbol             | Parameter                          | Condition                  | Min.  | Тур.  | Max.      | Unit               |
|--------------------|------------------------------------|----------------------------|-------|-------|-----------|--------------------|
| V.                 | Cumply voltage                     | $f_S < 200KHz$             | 1.8   |       | 3.6       | V                  |
| $ m V_{DDA}$       | Supply voltage                     | $f_S = 2.4MHz$             | 3     |       | 3.6       | V                  |
|                    |                                    | $f_S = 2.4$ MHz Buffer off |       | 1.2   |           | mA                 |
| $ m I_{DDA}$       | Supply current                     | $f_S = 2.4$ MHz Buffer on  |       | 1.96  |           | mA                 |
| 1DDA               | Suppry current                     | $f_S = 1$ MHz Buffer off   |       | 0.45  |           | mA                 |
|                    |                                    | $f_S = 1$ MHz Buffer on    |       | 1.21  |           | mA                 |
| $f_{ m ADC}$       | ADC clock frequency                |                            |       | 14    | 48        | MHz                |
| $f_S$              | Sampling rate                      |                            | 0.05  |       | 2.4       | MHz                |
|                    |                                    | $f_{ADC} = 14MHz$          |       |       | 875       | KHz                |
| $ m f_{TRIG}$      | External trigger frequency         | IADC — IAMITZ              |       |       | 16        | 1/f <sub>ADC</sub> |
| TIRIG              | External trigger frequency         | $f_{ADC} = 48MHz$          |       |       | 2.2       | MHz                |
|                    |                                    | IADC — 40MHZ               |       |       | 22        | $1/f_{ADC}$        |
| V <sub>AIN</sub>   | Conversion voltage range           |                            | 0     |       | $V_{DDA}$ | V                  |
| R <sub>AIN</sub>   | External input impedance           |                            |       |       | 50        | kΩ                 |
| R <sub>ADC</sub>   | Sampling switch resistance         |                            |       | 0.6   | 1.5       | kΩ                 |
| $C_{ADC}$          | Internal sample and hold capacitor |                            |       | 4     |           | pF                 |
| ,                  | 0.17                               | $f_{ADC} = 14MHz$          |       |       | 7.14      | us                 |
| $t_{\mathrm{CAL}}$ | Calibration time                   |                            |       |       | 100       | $1/f_{ADC}$        |
|                    | T.:-4-1 4::                        | $f_{ADC} = 14MHz$          |       |       | 0.143     | us                 |
| $t_{Iat}$          | Injected trigger conversion        | $f_{ADC} = 48MHz$          |       |       | 0.042     | us                 |
|                    | latency                            |                            |       |       | 2         | $1/f_{ADC}$        |
|                    | Dagular triagan conversion         | $f_{ADC} = 14MHz$          |       |       | 0.143     | us                 |
| $t_{Iatr}$         | Regular trigger conversion latency | $f_{ADC} = 48MHz$          |       |       | 0.042     | us                 |
|                    | latericy                           |                            |       |       | 2         | $1/f_{ADC}$        |
|                    |                                    | $f_{ADC} = 14MHz$          | 0.107 |       | 17.1      | us                 |
| <b>f</b>           | Sampling time                      |                            | 1.5   |       | 239.5     | $1/f_{ADC}$        |
| $t_{\rm s}$        | Sampling unic                      | $f_{ADC} = 48MHz$          |       | 0.125 |           | us                 |
|                    |                                    |                            |       | 7.5   |           | $1/f_{ADC}$        |
| $t_{STAB}$         | Power-on time                      |                            |       |       | 1         | us                 |
| $t_{\rm CONV}$     | Total conversion time              | $f_{ADC} = 14MHz$          | 1     |       | 18        | us                 |

| (including sampling time) |                   | 14 |       | 252 | $1/f_{ADC}$ |
|---------------------------|-------------------|----|-------|-----|-------------|
|                           | $f_{ADC} = 48MHz$ |    | 0.417 |     | us          |
|                           |                   |    | 20    |     | $1/f_{ADC}$ |

Note: The above are guaranteed design parameters.

Formula: Maximum RAIN

$$R_{AIN} < \frac{T_S}{f_{ADC} \times C_{ADC} \times \ln 2^{N+2}} - R_{ADC}$$

The above formula is used to determine the maximum external impedance such that the error can be less than 1/4 LSB. where N=12 (indicating 12-bit resolution).

T<sub>S</sub> (cycle) t<sub>s</sub> (us) Maximum  $R_{AIN}(k\Omega)$ 1.5 0.11 1.2 7.5 0.54 12.3 13.5 0.96 23.3 28.5 50 2.04 41.5 2.96 75 No limit 55.5 3.96 71.5 5.11 No limit 239.5 No limit 17.1

Table 3-29 Maximum  $R_{AIN}$  at  $f_{ADC} = 14MHz$ 

Table 3-30 ADC error

| Symbol | Parameter                    | Condition               | Min. | Тур. | Max. | Unit |
|--------|------------------------------|-------------------------|------|------|------|------|
| ET     | Total error                  | $f_{ADC} = 48MHz,$      |      | ±3   | ±6   |      |
| EO     | Offset error                 | $R_{AIN} < 10k\Omega$ , |      | ±2   | ±5   |      |
| EG     | Gain error                   | $V_{DD} = 3.3V$ ,       |      | ±1   | ±3   | LSB  |
| ED     | Differential nonlinear error | Measurements            |      | ±1   | ±6   |      |
| EL     | Integral nonlinear error     | are calibrated          |      | ±2   | ±6   |      |

Note: The above are guaranteed design parameters.

Figure 3-12 ADC typical connection diagram



Cp indicates the parasitic capacitance on the PCB and pads (About 5pF), which may be related to the quality of the pads and PCB layout. Larger values of Cp will reduce the conversion accuracy and the solution is to reduce the  $f_{ADC}$ 

value.

Figure 3-13 Analog power supply and decoupling circuit reference



## 3.3.18 TS Characteristics

Table 3-31 TS characteristics

| Symbol          | Parameter                                        | Condition         | Min. | Тур. | Max. | Unit  |
|-----------------|--------------------------------------------------|-------------------|------|------|------|-------|
| $R_{TS}$        | Temperature sensor measurement range             |                   | -40  |      | 85   | °C    |
| $A_{TSC}$       | Measurement error of temperature sensors         |                   |      | ±12  |      | °C    |
| Avg_Slope       | Average slope (negative temperature coefficient) |                   | 3.7  | 4.2  | 4.7  | mV/°C |
| V <sub>25</sub> | Voltage at 25°C                                  |                   | 1.4  | 1.45 | 1.5  | V     |
| $T_{S\_temp}$   | ADC sampling time when reading temperature       | $f_{ADC} = 14MHz$ |      |      | 20   | us    |

## 3.3.19 OPA Characteristics

Table 3-32-1 OPA characteristics

| Symbol                          | Parameter                    | Condition                      | Min. | Тур. | Max.      | Unit |
|---------------------------------|------------------------------|--------------------------------|------|------|-----------|------|
| $V_{ m DDA}$                    | Supply voltage               | Recommended not less than 2.4V | 1.8  | 3.3  | 3.6       | V    |
| $V_{CM}$                        | Common mode input voltage    |                                | 0    |      | $V_{DDA}$ | V    |
| V <sub>IOFFSET0</sub>           | Input offset voltage         | Before calibration             |      | 2    | 8         | mV   |
| V <sub>IOFFSET</sub>            | Input offset voltage         | After calibration              |      | 0.2  | 0.8       | mV   |
| $I_{LOAD}$                      | Drive current                | $R_{LOAD} = 4k\Omega$          |      |      | 900       | uA   |
| I <sub>LOAD_PGA</sub>           | PGA mode drive current       |                                |      |      | 500       | uA   |
| I <sub>DDOPAMP</sub>            | Current consumption          | No load, static mode           |      | 165  |           | uA   |
| C <sub>MRR</sub> <sup>(1)</sup> | Common mode rejection ratio  | @1kHz                          |      | 96   |           | dB   |
| P <sub>SRR</sub> <sup>(1)</sup> | Power supply rejection ratio | @1kHz                          |      | 82   |           | dB   |
| Av <sup>(1)</sup>               | Open loop gain               | $C_{LOAD} = 5pF$               |      | 115  |           | dB   |
| $G_{BW}^{(1)}$                  | Unit gain bandwidth          | $C_{LOAD} = 5pF$               |      | 7    |           | MHz  |

| $P_{M}^{(1)}$                     | Phase margin                              | $C_{LOAD} = 5pF$                                                     |                           | 75                     |     |          |
|-----------------------------------|-------------------------------------------|----------------------------------------------------------------------|---------------------------|------------------------|-----|----------|
| $S_R^{(1)}$                       | Slew rate limited                         | $C_{LOAD} = 5pF$                                                     |                           | 3.2                    |     | V/us     |
| t <sub>WAKUP</sub> <sup>(1)</sup> | Setup time from shutdown to wake up, 0.1% | Input $V_{DDA}/2$ ,<br>$C_{LOAD} = 50 pF$ ,<br>$R_{LOAD} = 4k\Omega$ |                           |                        | 0.8 | us       |
| R <sub>LOAD</sub>                 | Resistive load                            |                                                                      | 4                         |                        |     | kΩ       |
| $C_{LOAD}$                        | Capacitive load                           |                                                                      |                           |                        | 50  | pF       |
| V <sub>OHSAT</sub> <sup>(2)</sup> | High saturation output voltage            | $R_{LOAD} = 4k\Omega$                                                | V <sub>DDA</sub> -<br>250 | V <sub>DDA</sub> -150  |     | mV       |
|                                   | voltage                                   | $R_{LOAD} = 20k\Omega$                                               | $V_{DDA}$ -50             | ) V <sub>DDA</sub> -30 |     |          |
| V <sub>OLSAT</sub> <sup>(2)</sup> | Low saturation output                     | $R_{LOAD} = 4k\Omega$                                                |                           | 3                      | 10  | mV       |
| V OLSAT(=)                        | voltage                                   | $R_{LOAD} = 20k\Omega$                                               |                           | 3                      | 10  | III V    |
|                                   | NSEL=010b mode in phase                   | Gain = 32, PB10 = GND                                                | -3                        |                        | 3   | %        |
|                                   |                                           | Gain = 8,<br>$V_{INP} < (V_{DDA}/7)$                                 | -1                        |                        | 1   | %        |
| PGA<br>Gain <sup>(1)</sup>        | Internal in whom DCA                      | Gain = 16,<br>$V_{INP} < (V_{DDA}/15)$                               | -1                        |                        | 1   | %        |
|                                   | Internal in-phase PGA                     | Gain = 32,<br>$V_{INP} < (V_{DDA}/31)$                               | -1                        |                        | 1   | %        |
|                                   |                                           | Gain = 64,<br>$V_{INP} < (V_{DDA}/63)$                               | -1                        |                        | 1   | %        |
| Delta R                           | Absolute change in resistance             |                                                                      | -15                       |                        | 15  | %        |
|                                   | Equivalent input valtace                  | $R_{LOAD} = 4k\Omega@1kHz$                                           |                           | 100                    |     | nV/      |
| eN <sup>(1)</sup>                 | Equivalent input voltage noise            | $R_{LOAD} = 20k\Omega@1KHz$                                          |                           | 60                     |     | sqrt(Hz) |

Note: 1. Design parameters are guaranteed;

Table 3-32-2 OPA characteristics (low-power mode)

| Symbol                          | Parameter                   | Condition                      | Min. | Тур. | Max.               | Unit |
|---------------------------------|-----------------------------|--------------------------------|------|------|--------------------|------|
| $V_{ m DDA}$                    | Supply voltage              | Recommended not less than 2.4V | 1.8  | 3.3  | 3.6                | V    |
| $V_{CM}$                        | Common mode input voltage   |                                | 0    |      | $V_{\mathrm{DDA}}$ | V    |
| V <sub>IOFFSET</sub>            | Input offset voltage        |                                |      | 2    | 12                 | mV   |
| $I_{LOAD}$                      | Drive current               | $R_{LOAD} = 10k\Omega$         |      |      | 360                | uA   |
| I <sub>LOAD_PGA</sub>           | PGA mode drive current      |                                |      |      | 500                | uA   |
| $I_{DDOPAMP}$                   | Current consumption         | No load, static mode           |      | 33   |                    | uA   |
| $C_{MRR}^{(1)}$                 | Common mode rejection ratio | @1kHz                          |      | 90   |                    | dB   |
| P <sub>SRR</sub> <sup>(1)</sup> | Power supply rejection      | @1kHz                          |      | 78   |                    | dB   |

<sup>2.</sup> Load current will limit saturated output voltage.

|                                                                                                                                                                                                                                            | ratio                                     |                                                                    |                           |                |     |          |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--------------------------------------------------------------------|---------------------------|----------------|-----|----------|--|
| Av <sup>(1)</sup>                                                                                                                                                                                                                          | Open loop gain                            | $C_{LOAD} = 5pF$                                                   |                           | 115            |     | dB       |  |
| $G_{BW}^{(1)}$                                                                                                                                                                                                                             | Unit gain bandwidth                       | $C_{LOAD} = 5pF$                                                   |                           | 3.5            |     | MHz      |  |
| $P_{M}^{(1)}$                                                                                                                                                                                                                              | Phase margin                              | $C_{LOAD} = 5pF$                                                   |                           | 76             |     |          |  |
| $S_R^{(1)}$                                                                                                                                                                                                                                | Slew rate limited                         | $C_{LOAD} = 5pF$                                                   |                           | 1.5            |     | V/us     |  |
| $t_{WAKUP}^{(1)}$                                                                                                                                                                                                                          | Setup time from shutdown to wake up, 0.1% | Input $V_{DDA}/2$ , $C_{LOAD}$<br>= 30pF, $R_{LOAD}$ = 4k $\Omega$ |                           |                | 1.1 | us       |  |
| $R_{LOAD}$                                                                                                                                                                                                                                 | Resistive load                            |                                                                    | 10                        |                |     | kΩ       |  |
| $C_{LOAD}$                                                                                                                                                                                                                                 | Capacitive load                           |                                                                    |                           |                | 30  | pF       |  |
| V <sub>OHSAT</sub> <sup>(2)</sup>                                                                                                                                                                                                          | High saturation output voltage            | $R_{LOAD} = 10k\Omega$                                             | V <sub>DDA</sub> -<br>300 | $V_{DDA}$ -180 |     | mV       |  |
| $Av^{(1)}$ $Op$ $G_{BW}^{(1)}$ $Ur$ $P_{M}^{(1)}$ $Ph$ $S_{R}^{(1)}$ $Sle$ $t_{WAKUP}^{(1)}$ $shi$ $0.1$ $R_{LOAD}$ $Re$ $C_{LOAD}$ $Ca$ $Vohsat^{(2)}$ $hi$ $vo$ $NS$ $ph$ $PGA$ $Gain^{(1)}$ $Int$ $Int$ $Delta R$ $res$ $eN^{(1)}$ $Eq$ | voltage                                   | $R_{LOAD} = 20k\Omega$                                             | $V_{DDA}$ -60             | $V_{DDA}$ -35  |     |          |  |
| <b>V</b> (2)                                                                                                                                                                                                                               | Low saturation output                     | $R_{LOAD} = 10k\Omega$                                             |                           | 4              | 15  | mV       |  |
| V <sub>OLSAT</sub> <sup>(2)</sup>                                                                                                                                                                                                          | voltage                                   | $R_{LOAD} = 20k\Omega$                                             |                           | 4              | 15  | 111 V    |  |
|                                                                                                                                                                                                                                            | NSEL=010b mode in phase                   | Gain = 32, PB10 = GND                                              | -3                        |                | 3   | %        |  |
|                                                                                                                                                                                                                                            | Internal in-phase PGA                     | $Gain = 8,$ $V_{INP} < (V_{DDA}/7)$                                | -1                        |                | 1   | %        |  |
|                                                                                                                                                                                                                                            |                                           | $Gain = 16,$ $V_{INP} < (V_{DDA}/15)$                              | -1                        |                | 1   | %        |  |
|                                                                                                                                                                                                                                            |                                           | Gain = 32,<br>$V_{INP} < (V_{DDA}/31)$                             | -1                        |                | 1   | %        |  |
|                                                                                                                                                                                                                                            |                                           | Gain = 64,<br>V <sub>INP</sub> <(V <sub>DDA</sub> /63)             | -1                        |                | 1   | %        |  |
| Delta R                                                                                                                                                                                                                                    | Absolute change in resistance             |                                                                    | -15                       |                | 15  | %        |  |
| - <b>N</b> I(1)                                                                                                                                                                                                                            | Equivalent input voltage                  | $R_{LOAD} = 10k\Omega@1kHz$                                        |                           | 100            |     | nV/      |  |
| en                                                                                                                                                                                                                                         | noise                                     | $R_{LOAD} = 20 k\Omega@1KHz$                                       |                           | 80             |     | sqrt(Hz) |  |

Note: 1. Design parameters are guaranteed;

## 3.3.20 CMP Characteristics

Table 3-33-1 CMP characteristics

| Symbol               | Parameter                                              | Condition                   | Min. | Тур. | Max.      | Unit |
|----------------------|--------------------------------------------------------|-----------------------------|------|------|-----------|------|
| $V_{\mathrm{DDA}}$   | Supply voltage                                         |                             | 1.8  | 3.3  | 3.6       | V    |
| $V_{CM}$             | Common mode input voltage                              |                             | 0    |      | $V_{DDA}$ | V    |
| V <sub>IOFFSET</sub> | Input offset voltage                                   |                             |      | 2.8  | 10        | mV   |
| I <sub>DDOPAMP</sub> | Current consumption                                    |                             |      | 43   |           | uA   |
|                      | Comparator delay.                                      |                             |      |      |           |      |
| $t_{\rm D}^{(1)}$    | V <sub>INP</sub> varies from (V <sub>INN</sub> -100mV) | $0 \le V_{INN} \le V_{DDA}$ |      | 16   | 40        | ns   |
|                      | to (V <sub>INN</sub> +100mV) change                    |                             |      |      |           |      |

Note: 1. Design parameters are guaranteed.

<sup>2.</sup> Load current will limit saturated output voltage.

Table 3-33-2 CMP characteristics (low-power mode)

| Symbol                        | Parameter                                                                                                      | Condition                   | Min. | Тур. | Max.               | Unit |
|-------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------|------|------|--------------------|------|
| $V_{\mathrm{DDA}}$            | Supply voltage                                                                                                 |                             | 1.8  | 3.3  | 3.6                | V    |
| $V_{CM}$                      | Common mode input voltage                                                                                      |                             | 0    |      | $V_{\mathrm{DDA}}$ | V    |
| V <sub>IOFFSET</sub>          | Input offset voltage                                                                                           |                             |      | 4    |                    | mV   |
| I <sub>DDOPAMP</sub>          | Current consumption                                                                                            |                             |      | 3.5  |                    | uA   |
| t <sub>D</sub> <sup>(1)</sup> | Comparator delay.  V <sub>INP</sub> varies from (V <sub>INN</sub> - 100mV) to (V <sub>INN</sub> +100mV) change | $0 \le V_{INN} \le V_{DDA}$ |      | 251  | 400                | ns   |

Note: 1. Design parameters are guaranteed.

# **Chapter 4 Package and Ordering Information**

# **Packages**

| Order model   | Package form       | Body size   | Pin pitch             | Package description   | Packing type |  |
|---------------|--------------------|-------------|-----------------------|-----------------------|--------------|--|
| CH32L103C8T6  | LQFP48             | 7*7mm       | 0.5mm                 | Low Profile Quad Flat | Tray         |  |
| C1132L103C810 | LQFF46             |             | 0.311111              | Pack                  | IIay         |  |
| CH32L103K8U6  | QFN32              | 4*4mm       | 0.4mm                 | Quad Flat No-Lead     | Tray         |  |
| CH32L103K6U0  | QFN32              |             | 0.411111              | Package               | IIay         |  |
| CH32L103G8R6  | QSOP28             | 3.9*9.9mm   | 0.635mm               | Quarter-sized Outline | Tube         |  |
| CH32L103G6K0  |                    |             | 0.05311111            | Package               | rube         |  |
| CH32L103F8U6  | QFN20              | 3*3mm       | 0.4mm                 | Quad Flat No-Lead     | Tape & Reel  |  |
| CH32L103F8U6  |                    |             | 0. <del>4</del> IIIII | Package               | Tape & Reel  |  |
| CH32L103F8P6  | 3P6 TSSOP20 4.4*6. | 4.4*6.5mm   | 0.65mm                | Thin Shrink Small     | Tube,        |  |
| CH32L103F8F0  | 1550F20            | 4.4 · 0.3mm | 0.0311111             | Outline Package       | Tape & Reel  |  |

Note: 1. The packing type of QFP/QFN is usually tray.

<sup>2.</sup> Size of tray: The size of Tray is generally a uniform size (322.6\*135.9\*7.62). There are differences in the size of the restriction holes for different package types, and there are differences between different packaging factories for tubes, please confirm with the manufacturer for details.

Note: All dimensions are in millimeters. The pin center spacing values are nominal values, with no error. Other than that, the dimensional error is not greater than the greater of  $\pm 0.2$ mm or 10%.

Figure 4-1 LQFP48 package



Figure 4-2 QFN32 package



Figure 4-3 QSOP28 package



Figure 4-4 QFN20 package

Figure 4-5 QFN20 package

# **Series Product Naming Rules**

| Example:                                          | CH32                | V                   | •              | 3 03      | R   | 8 | T | 6 |
|---------------------------------------------------|---------------------|---------------------|----------------|-----------|-----|---|---|---|
| Device family                                     |                     |                     |                | Ī         | - 1 |   |   | ĺ |
|                                                   | , general-purpose   | MCU                 | 1              |           |     |   |   | İ |
|                                                   | SC-V-based, gener   |                     |                | İ         | İ   |   | İ |   |
| , ,                                               | SC-V-based, low-p   |                     |                |           |     |   |   |   |
|                                                   | _                   | cated architecture  | or special IO  |           |     |   |   |   |
|                                                   |                     |                     |                |           |     |   |   |   |
| Product type                                      |                     |                     |                | į         | į   |   | į |   |
| 0 = QingKe V2/                                    | V4 core, great val  | ue version, main f  | requency @ 48  | 3M        |     |   |   |   |
| 1 = M3 / QingK                                    | e V3/V4 core, bas   | ic version, main fr | equency @ 72   | 2M        |     |   |   |   |
| 2 = M3 / Qing                                     | gKe V4 non-float    | ing-point core, er  | hanced version | on, main  |     |   |   |   |
| frequency @ 14                                    | 4M                  |                     |                |           |     |   |   |   |
| 3 = QingKe V4                                     | F floating-point co | re, main frequency  | y @ 144M       |           | ļ   |   |   | ļ |
|                                                   |                     |                     |                |           | ļ   |   |   |   |
| Device subfami                                    | ly                  |                     |                |           |     |   |   |   |
| 03 = General-pu                                   | irpose              |                     |                |           |     |   |   |   |
| 05 = Connectivi                                   | ty (USB high-spec   | ed, SDIO, dual-CA   | AN)            |           |     |   |   |   |
|                                                   |                     | speed, CAN, Ethe    | ernet, DVP, SD | IO, FSMC) |     |   |   |   |
| 08 = Wireless (I                                  | BLE5.X, CAN, US     | SB, Ethernet)       |                |           |     |   |   |   |
| 35 = Connectivi                                   | ty (USB, USB PD     | 9)                  |                |           |     |   |   |   |
|                                                   |                     |                     |                |           |     |   |   |   |
| Pin count                                         |                     |                     |                |           |     |   |   |   |
| J = 8 pins                                        | A = 16  pins        | F = 20  pins        |                |           |     |   |   |   |
| G = 28  pins                                      | K = 32 pins         | -                   |                |           |     |   |   |   |
| C = 48  pins                                      | R = 64  pins        | W = 68  pins        |                |           |     |   |   |   |
| V = 100  pins                                     | Z = 144  pins       |                     |                |           |     |   |   |   |
|                                                   | _                   |                     |                |           |     |   |   |   |
| Flash memory s                                    |                     |                     |                |           |     |   |   |   |
| 4 = 16 Kbytes o                                   | <u>-</u>            |                     |                |           |     |   |   |   |
| 6 = 32 Kbytes o                                   | ·                   |                     |                |           |     |   |   |   |
| 7 = 48 Kbytes o                                   | •                   |                     |                |           |     |   |   |   |
| 8 = 64 Kbytes o                                   | •                   |                     |                |           |     |   |   |   |
| •                                                 | of Flash memory     |                     |                |           |     |   |   |   |
| C = 256  Kbytes                                   | of Flash memory     |                     |                |           |     |   |   |   |
| Doolsos -                                         |                     |                     |                |           |     |   |   |   |
| Package                                           | II OFFI             | D. OGOD             | D TOGOD        |           | COR |   |   |   |
| T = LQFP                                          | U = QFN             | R = QSOP            | P = TSSOP      | M =       | SOP |   |   |   |
| Т                                                 |                     |                     |                |           |     |   |   |   |
| Temperature ran                                   |                     |                     |                |           |     |   |   | I |
| $6 = -40^{\circ}\text{C} \sim 85^{\circ}\text{C}$ | (Industrial-grade)  | )                   |                |           |     |   |   |   |

7 = -40°C $\sim 105$ °C (Automotive-grade 2)

3 = -40°C $\sim 125$ °C (Automotive-grade 1) D = -40°C $\sim 150$ °C (Automotive-grade 0)